Features: • 3.3V± 0.3V for -5/-6/-6C/-6I grade power supply2.7V~3.6V for -7 grade power supply• 524,288 words * 4 banks * 32 bits organization• Self Refresh Current: Standard and Low Power• CAS Latency: 2 & 3• Burst Length: 1, 2, 4, 8 and full page• Sequenti...
W9864G2GH: Features: • 3.3V± 0.3V for -5/-6/-6C/-6I grade power supply2.7V~3.6V for -7 grade power supply• 524,288 words * 4 banks * 32 bits organization• Self Refresh Current: Standard and L...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
PARAMETER | SYMBOL | RATING | UNIT | NOTES |
Input, Column Output Voltage | VIN, VOUT | -0.3~VCC+ 0.3V | V | 1 |
Power Supply Voltage | VCC, VCCQ | -0.3~4.6V | V | 1 |
Operating Temperature | TOPR | 0 ~ 70 | 1 | |
Operating Temperature (-6I) | TOPR | -40 ~ 85 | 1 | |
Storage Temperature | TSTG | -55 ~ 150 | 1 | |
Soldering Temperature (10s) | TSOLDER | 260 | 1 | |
Power Dissipation | PD | 1 | W | 1 |
Short Circuit Output Current | IOUT | 50 | mA | 1 |
Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.
W9864G2GH is a high-speed synchronous dynamic random access memory (SDRAM), organized as 512K words * 4 banks * 32 bits. Using pipelined architecture and 0.11 m process technology, W9864G2GH delivers a data bandwidth of up to 800M bytes per second. For different application, W9864G2GH is sorted into the following speed grades:-5,-6/-6C/-6I,-7.The -5 parts can run up to 200MHz/CL3.The -6/-6C/-6I parts can run up to 166 MHz/CL3. And the grade of 6C with tCK=7.5nS on CL=2, tIH=0.8nS on CL=2/3.And the -6I grade which is guaranteed to support -40 ~ 85.The -7 parts can run up to 143 MHz/CL3.
Accesses to the SDRAM are burst oriented. Consecutive memory location in one page can be accessed at a burst length of 1, 2, 4, 8 or full page when a bank and row is selected by an ACTIVE command. Column addresses are automatically generated by the SDRAM internal counter in burst operation. Random column read is also possible by providing its address at each clock cycle. The multiple bank nature of W9864G2GH enables interleaving among internal banks to hide the precharging time.
By having a programmable Mode Register, the system can change burst length, latency cycle, interleave or sequential burst to maximize its performance. W9864G2GH is ideal for main memory in high performance applications.