QS5930T

Features: • 5V operation• Q/2 output, 5 Q outputs• Useful for Pentium, PowerPC, and PCI systems• Internal loop filter RC network• Low noise TTL level outputs• <250ps rising edge output skew• Balanced drive outputs ±24mA• PLL bypass feature for low...

product image

QS5930T Picture
SeekIC No. : 004468527 Detail

QS5930T: Features: • 5V operation• Q/2 output, 5 Q outputs• Useful for Pentium, PowerPC, and PCI systems• Internal loop filter RC network• Low noise TTL level outputs• <...

floor Price/Ceiling Price

Part Number:
QS5930T
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/31

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• 5V operation
• Q/2 output, 5 Q outputs
• Useful for Pentium, PowerPC, and PCI systems
• Internal loop filter RC network
• Low noise TTL level outputs
• <250ps rising edge output skew
• Balanced drive outputs ±24mA
• PLL bypass feature for low frequency testing
• Internal VCO/2 option for wider frequency range
• Outputs tri-state and reset while OE/RST is low
• ESD > 2000V
• Latch up > -300mA
• Available in QSOP package



Pinout

  Connection Diagram


Specifications

Symbol
Rating
Max
Unit
Supply Voltage to Ground
0.5 to+7
V
DC Input Voltage VIN
0.5 to+7
V
AC Input Voltage (pulse width 20ns)
3
V
Maximum Power Dissipation (TA = 85°C)
1
W
TSTG
Storage Temperature Range
65to+150
°C



Description

The QS5930T Clock Driver uses an internal phase locked loop
(PLL) to lock low skew outputs to a reference clock input. Six outputs are available: Q0Q4, Q/2. Careful layout and design ensure < 250ps skew between the Q0Q4, and Q/2 outputs. The QS5930T includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The QS5930T is designed for use in cost sensitive high-performance computing systems, workstations, multi-board computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks. In the QSOP package, the QS5930T clock driver represents the best value in small form factor, high-performance clock management products.

For more information on PLL clock driver products, see Application Note AN-227.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Discrete Semiconductor Products
Line Protection, Backups
Transformers
Tapes, Adhesives
803
Cable Assemblies
View more