Features: ` Output frequency range: 25MHz to 200MHz` Output frequency range: 16.67MHz to 200MHz` Input frequency range: 16.67MHz to 200MHz` 2.5V or 3.3V operation` Split 2.5V/3.3V outputs` ± 2% max Output duty cycle variation` 11 Clock outputs: Drive up to 22 clock lines` LVCMOS reference clock in...
ASM5I9352: Features: ` Output frequency range: 25MHz to 200MHz` Output frequency range: 16.67MHz to 200MHz` Input frequency range: 16.67MHz to 200MHz` 2.5V or 3.3V operation` Split 2.5V/3.3V outputs` ± 2% max ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • Low skew; low jitter PLL clock driver.• 1 to 10 differential clock distrib...
Parameter |
Description | Condition |
Min |
Max |
Unit |
VDD |
DC Supply Voltage |
-0.3 |
5.5 |
V | |
VDD |
DC Operating Voltage | Functiona |
2.375 |
3.465 |
V |
VIN |
DC Input Voltage | Relative to VSS |
-0.3 |
VDD+ 0.3 |
V |
VOUT |
DC Output Voltage | Relative to VSS |
-0.3 |
VDD+ 0.3 |
V |
VTT |
Output termination Voltage |
VDD ÷2 |
V | ||
LU |
Latch Up Immunity | Functional |
200 |
mA | |
RPS |
Power Supply Ripple | Ripple Frequency < 100 kHz |
150 |
mVp-p | |
TS |
Temperature, Storage | Non Functional |
-65 |
+150 |
|
TA |
Temperature, Operating Ambient | Functional |
-40 |
+85 |
|
TJ |
Temperature, Junction | Functional |
155 |
||
ØJC |
Dissipation, Junction to Case | Functional |
42 |
/W | |
ØJA |
Dissipation, Junction to Ambient | Functional |
105 |
/W | |
ESDH |
ESD Protection (Human Body Model) |
2000 |
Volts | ||
FIT |
Failure in Time | Manufacturing test |
10 |
ppm |
The ASM5I9352 is a low voltage high performance 200MHz PLL-based zero delay buffer designed for high speed clock distribution applications.
The ASM5I9352 features an LVCMOS reference clock input and provides 11 outputs partitioned in 3 banks of 5, 4, and 2 outputs. Bank A divides the VCO output by 4 or 6 while Bank B divides by 4 and 2 and Bank C divides by 2 and 4 per SEL(A:C) settings, see Table 2. ASM5I9352 allow output to input ratios of 3:1, 2:1, 3:2, 1:1, 2:3, 1:2, and 1:3. Each LVCMOS compatible output can drive 50 series or parallel terminated transmission lines. For series terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:22.
The PLL ASM5I9352 is ensured stable given that the VCO is configured to run between 200 MHz to 500 MHz. ASM5I9352 allows a wide range of output frequencies from 16.67 MHz to 200 MHz. For normal operation, the external feedback input, FB_IN, is connected to one of the outputs. The internal VCO is running at multiples of the input reference clock set by the feedback divider, see Table 1.
When PLL_EN# is HIGH, PLL is bypassed and the reference clock directly feeds the output dividers. ASM5I9352 mode is fully static and the minimum input clock frequency specification does not apply.