Features: `Fully Integrated PLL`Up to 200MHz I/O Frequency`LVCMOS Outputs`Outputs Disable in High Impedance`LVCMOS Reference Clock Options`LQFP and TQFP Packaging`±50pS CycleCycle Jitter`150pS Output SkewsPinoutSpecifications Symbol Parameter Min Max Unit VCCVINVOUTIINIOUTTS ...
ASM5I961C: Features: `Fully Integrated PLL`Up to 200MHz I/O Frequency`LVCMOS Outputs`Outputs Disable in High Impedance`LVCMOS Reference Clock Options`LQFP and TQFP Packaging`±50pS CycleCycle Jitter`150pS Outpu...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • Low skew; low jitter PLL clock driver.• 1 to 10 differential clock distrib...
Symbol | Parameter |
Min |
Max |
Unit |
VCC VIN VOUT IIN IOUT TS |
Supply Voltage DC Input Voltage DC Output Voltage DC Input Current DC Output Current Storage Temperature Range |
0.3 0.3 0.3 40 |
3.6 VCC + 0.3 VCC + 0.3 ±20 ±50 125 |
V V V mA mA °C |
The ASM5I961C is a 2.5V or 3.3V compatible, 1:18 PLL based zero delay buffer. With output frequencies of up to 200MHz, output skews of 150pS the device meets the needs of the most demanding clock tree applications. The ASM5I961 is offered with two different input configurations. The ASM5I961C offers an LVCMOS reference clock while the ASM5I961P offers an LVPECL reference clock.
When pulled high the OE pin will force all of the outputs (except QFB) into a high impedance state. Because the OE pin does not affect the QFB output, down stream clocks can be disabled without the internal PLL losing lock.
The ASM5I961C is fully 2.5V or 3.3V compatible and requires no external loop filter components. All control inputs accept LVCMOS compatible levels and the outputs provide low impedance LVCMOS outputs capable of driving terminated 50Ω transmission lines. For series terminated lines the ASM5I961C can drive two lines per output giving the device an effective fanout of 1:36. The device is packaged in a 32 lead LQFP and TQFP Packages.