Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.
These products in the Ambassador T8100 family provide a complete time-slot switch and an interface for the H.100/H.110 time-division multiplexed (TDM) buses. The T8100 family includes devices with hierarchical switching as well as a capacity of up to 512 local to H.100 connections. The hierarchical switching allows up to 1024 local connections without using H.100 bus bandwidth. The family also includes the T8102 device for a low-cost solution in nonhierarchical systems.
All three TSI chips are backward compatible with the bus standards MVIP-90 and Dialogic's§ SC-Bus, as well as supporting the newer standards, H-MVIP and ECTF H.100. Other features include a built-in PLL for H.100, MVIP, or SC-Bus clock operation in master or slave clock modes and two independently programmable groups of up to 12 framing signals each. Packaged in both a 208-pin SQFP and a 217-ball BGA, the T8100 TSI devices provide an economic solution for the computer telephony market.
T8105 Maximum Ratings
Description
Symbol
Min
Max
Unit
Supply Voltage
VDD
-
3.6
V
XTALIN and XTALOUT Pins
-
VSS
VDD
V
Voltage Applied to I/O Pins
-
VSS-0.5
VDD+3.4
V
Operating Temperature: 208-pin SQFP
-
0
70
217-ball BGA
-
-40
85
Storage Temperature
Tstg
-55
125
T8105 Features
` Complete solution for interfacing board-level circuitry to the H.100 telephony bus ` H.100 compliant interface; all mandatory signals ` Programmable connections to any of the 4096 time slots on the H.100 bus ` Up to 16 local serial inputs and 16 local serial outputs, programmable for 2.048 Mbits/s, 4.096 Mbits/s, and 8.192 Mbits/s operation per CHI specifications ` Programmable switching between local time slots, up to 1024 connections ` Subrate switching of nibbles, dibits, or bits ` Backward compatible to T8100 through software ` Programmable switching between local time slots and H.100 bus, up to 512 (T8102, T8105 only) connections ` Choice of frame integrity or minimum latency switching on a per-time-slot basis - Frame integrity to ensure proper switching of wideband data - Minimum latency switching to reduce delay in voice channels ` On-chip phase-locked loop (PLL) for H.100, MVIP*, or SC-Bus clock operation in master or slave clock modes ` Serial TDM bus rate and format conversion between most standard buses ` Optional 8-bit parallel input and/or 8-bit parallel output for local TDM interfaces ` High-performance microprocessor interface - Provides access to device configuration registers and to time-slot data - Supports both Motorola† nonmultiplexed and Intel‡ multiplexed/nonmultiplexed modes ` Two independently programmable groups of up to 12 framing signals each ` Devices available in 0.25 micron technology ` 3.3 V supply with 5 V tolerant inputs and TTL-compatible outputs ` Boundary-scan testing support ` 208-pin, plastic SQFP package ` 217-ball BGA package (industrial temperature range)
T8105 Typical Application
·Computer-telephony systems ·Enhanced service platforms ·WAN access devices ·PBXs ·Wireless base stations