Position: Home > DataSheet > Index I > IDT Series > IDT72V2111L15PF, IDT72V2111-PF, IDT72V2113
Low Cost Custom Prototype PCB Manufacturer

IDT72V2111L15PF, IDT72V2111-PF, IDT72V2113

IDT72V2111L15PF, IDT72V2111-PF, IDT72V2113 Selling Leads, Datasheet

MFG:IDT, Integrated Device Technology Inc  Category:Integrated Circuits (ICs)  Package Cooled:QFP  D/C:08+

IDT72V2111L15PF, IDT72V2111-PF, IDT72V2113 Picture

IDT72V2111L15PF, IDT72V2111-PF, IDT72V2113 Datasheet download

Five Points

Part Number: IDT72V2111L15PF

Category: Integrated Circuits (ICs)

MFG: IDT, Integrated Device Technology Inc

Package Cooled: QFP

D/C: 08+

Description: IC FIFO SS 524288X9 15NS 64-TQFP

 

 
 
 
Urgent Purchase
Attentive hint

Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.


Top Sellers:

TOP

IDT72V2111L15PF Suppliers

More IDT72V2111L15PF Suppliers

Select All  

  • IDT10A474S5Y

  • Vendor: OKI Qty: 1100  Adddate: 2024-07-03
  • Inquire Now
  • PB GROUP CO.,LTD   China
    Contact: Ms.lindatang   MSN:linda.pb-ic@hotmail.com
    Tel: 86-0755-83753631
    Fax: 86-0755-61281270
    (4)
  • IDT2305-1

  • Vendor: IDT D/C: 01+& Qty: 985  Adddate: 2024-07-03
  • Inquire Now
  • ASK SEMICONDUCTOR LTD   China
    Contact: Mr.Subaninfo@asksemi.com   MSN:asksemiconductor@hotmail.com
    Tel: 86-0755-33060075/0755-29183325/0755-83221176
    Fax: 86-0755-33060076
    (5)

About IDT72V2111L15PF

PDF/DataSheet Download

Datasheet: IDT72V2111L15PF

File Size: 248241 KB

Manufacturer: IDT [Integrated Device Technology]

Download : Click here to Download

Related PDF Download

Related Part Number

IDT72V2111-PF Suppliers

More IDT72V2111-PF Suppliers

Select All  

  • IDT10A474S5Y

  • Vendor: OKI Qty: 1100  Adddate: 2024-07-03
  • Inquire Now
  • PB GROUP CO.,LTD   China
    Contact: Ms.lindatang   MSN:linda.pb-ic@hotmail.com
    Tel: 86-0755-83753631
    Fax: 86-0755-61281270
    (4)
  • IDT2305-1

  • Vendor: IDT D/C: 01+& Qty: 985  Adddate: 2024-07-03
  • Inquire Now
  • ASK SEMICONDUCTOR LTD   China
    Contact: Mr.Subaninfo@asksemi.com   MSN:asksemiconductor@hotmail.com
    Tel: 86-0755-33060075/0755-29183325/0755-83221176
    Fax: 86-0755-33060076
    (5)

About IDT 79R3081

PDF/DataSheet Download

Datasheet: IDT 79R3081

File Size: 914564 KB

Manufacturer: IDT

Download : Click here to Download

Related PDF Download

Related Part Number

IDT72V2113 Suppliers

More IDT72V2113 Suppliers

Select All  

  • IDT10A474S5Y

  • Vendor: OKI Qty: 1100  Adddate: 2024-07-03
  • Inquire Now
  • PB GROUP CO.,LTD   China
    Contact: Ms.lindatang   MSN:linda.pb-ic@hotmail.com
    Tel: 86-0755-83753631
    Fax: 86-0755-61281270
    (4)

About IDT72V2113

PDF/DataSheet Download

Datasheet: IDT72V2113

File Size: 462042 KB

Manufacturer: IDT [Integrated Device Technology]

Download : Click here to Download

Related PDF Download

Related Part Number

IDT72V2111L15PF Parameters

Technical/Catalog InformationIDT72V2111L15PF
VendorIDT, Integrated Device Technology Inc
CategoryIntegrated Circuits (ICs)
Memory Size4.6kb (512 x 9)
FunctionSynchronous
Package / Case64-TQFP
PackagingTray
Data Rate-
Mounting TypeSurface Mount
Voltage - Supply3 V ~ 3.6 V
Operating Temperature0°C ~ 70°C
Access Time15ns
Drawing Number*
Lead Free StatusContains Lead
RoHS StatusRoHS Non-Compliant
Other Names IDT72V2111L15PF
IDT72V2111L15PF

IDT72V2113 General Description

The IDT72V2103/72V2113 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x9/x18 data flow. These FIFOs offer numerous improvements over previous SuperSync FIFOs, including the following:
• Flexible x9/x18 Bus-Matching on both read and write ports.
• The limitation of the frequency of one clock input with respect to the other has been removed. The Frequency Select pin (FS) has been removed, thus it is no longer necessary to select which of the two clock inputs, RCLK or WCLK,is running at the higher frequency.
• The period required by the retransmit operation is now fixed and short.
• The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is now fixed and short. (The variable clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
• Asynchronous/Synchronous translation on the read or write ports.
• High density offerings up to 4 Mbit.

Bus-Matching SuperSync FIFOs are particularly appropriate for network, video, telecommunications, data communications and other applications that need to buffer large amounts of data and match busses of unequal sizes.

Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit or a 9-bit width as determined by the state of external control pins Input Width (IW) and Output Width (OW) during the Master Reset cycle.

The input port can be selected as either a Synchronous (clocked) interface, or Asynchronous interface. During Synchronous operation the input port is controlled by a Write Clock (WCLK) input and a Write Enable (WEN) input. Data present on the Dn data inputs is written into the FIFO on every rising edge of WCLK when WEN is asserted. During Asynchronous operation only the WR input is used to write data into the FIFO. Data is written on a rising edge of WR, the WEN input should be tied to its active state, (LOW).

The output port can be selected as either a Synchronous (clocked) interface, or Asynchronous interface. During Synchronous operation the output port is controlled by a Read Clock (RCLK) input and Read Enable (REN) input. Data is read from the FIFO on every rising edge of RCLK when REN is asserted. During Asynchronous operation only the RD input is used to read data from the FIFO. Data is read on a rising edge of RD, the REN input should be tied to its active state, LOW. When Asynchronous operation is selected on the output port the FIFO must be configured for Standard IDT mode, and the OE input used to provide three-state control of the outputs, Qn.

The frequencies of both the RCLK and the WCLK signals may vary from 0 to fMAX with complete independence. There are no restrictions on the frequency of the one clock input with respect to the other.

There are two possible timing modes of operation with these devices: IDT Standard mode and First Word Fall Through (FWFT) mode.

In IDT Standard mode, the first word written to an empty FIFO will not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN and enabling a rising RCLK edge, will shift the word from internal memory to the data output lines.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A REN does not have to be asserted for accessing the first word. However, subsequent
words written to the FIFO do require a LOW on REN for access. The state of the FWFT/SI input during Master Reset determines the timing mode in use.

FWFT/SI input during Master Reset determines the timing mode in use. For applications requiring more data storage capacity than a single FIFO can provide, the FWFT timing mode permits depth expansion by chaining FIFOs in series (i.e. the data outputs of one FIFO are connected to the corresponding data inputs of the next). No external logic is required.

These FIFOs have five flag pins, EF/OR (Empty Flag or Output Ready), FF/IR (Full Flag or Input Ready), HF (Half-full Flag), PAE (Programmable Almost-Empty flag) and PAF (Programmable Almost-Full flag). The EF and FF functions are selected in IDT Standard mode. TheIR and OR functions are selected in FWFT mode. HFPAE and PAF are always available for use, irrespective of timing mode.

PAE and PAF can be programmed independently to switch at any point in memory. Programmable offsets determine the flag switching threshold and can be loaded by two methods: parallel or serial. Eight default offset settings are also provided, so that PAE can be set to switch at a predefined number of locations from the empty boundary and thePAF threshold can also be set at similar predefined values from the full boundary. The default offset values are set during Master Reset by the state of the FSEL0, FSEL1, and LD pins.

For serial programming, SEN together with LD on each rising edge of WCLK, are used to load the offset registers via the Serial Input (SI). For parallel programming, WEN together with LD on each rising edge of WCLK, are used to load the offset registers via Dn. REN together with LD on each rising edge of RCLK can be used to read the offsets in parallel from Qn regardless of whether serial or parallel offset loading has been selected.

During Master Reset (MRS) the following events occur: the read and write pointers are set to the first location of the FIFO. The FWFT pin selects IDT Standard mode or FWFT mode.

The Partial Reset (PRS) also sets the read and write pointers to the first location of the memory. However, the timing mode, programmable flag programming method, and default or programmed offset settings existing before Partial Reset remain unchanged. The flags are updated according to the timing mode and offsets in effect. PRS is useful for resetting a device in mid-operation, when reprogramming programmable flags would be undesirable.

It is also possible to select the timing mode of the PAE (Programmable Almost-Empty flag) and PAF (Programmable Almost-Full flag) outputs. The timing modes can be set to be either asynchronous or synchronous for the PAE and PAF flags.
 
If asynchronous PAE/PAF configuration is selected, the PAE is asserted LOW on the LOW-to-HIGH transition of RCLK. PAE is reset to HIGH on the LOW to-HIGH transition of WCLK. Similarly, the PAF is asserted LOW on the LOWto-
HIGH transition of WCLK and PAF is reset to HIGH on the LOW-to-HIGH transition of RCLK.

If synchronous PAE/PAF configuration is selected , the PAE is asserted and updated on the rising edge of RCLK only and not WCLK. Similarly, PAF is asserted and updated on the rising edge of WCLK only and not RCLK. The mode desired is configured during master reset by the state of the Programmable Flag Mode (PFM) pin.

The Retransmit function allows data to be reread from the FIFO more than once. A LOW on the RT input during a rising RCLK edge initiates a retransmit operation by setting the read pointer to the first location of the memory array. A zero-latency retransmit timing mode can be selected using the Retransmit timing Mode pin (RM). During Master Reset, a LOW on RM will select zerolatency retransmit. A HIGH on RM during Master Reset will select normal latency.

If zero-latency retransmit operation is selected the first data word to be retransmitted will be placed on the output register with respect to the same RCLK edge that initiated the retransmit based on RT being LOW.

Refer to Figure 11 and 12 for Retransmit Timing with normal latency. Refer to Figure 13 and 14 for Retransmit Timing with zero-latency.

A Big-Endian/Little-Endian data word format is provided. This function is useful when data is written into the FIFO in long word format (x18) and read out of the FIFO in small word (x9) format. If Big-Endian mode is selected, then the most significant byte (word) of the long word written into the FIFO will be read out of the FIFO first, followed by the least significant byte. If Little-Endian format is selected, then the least significant byte of the long word written into the FIFO will be read out first, followed by the most significant byte. The mode desired is configured during master reset by the state of the Big-Endian (BE) pin.

select the parity bit in the word loaded into the parallel port (D0-Dn) when programming the flag offsets. If Interspersed Parity mode is selected, then the FIFO will assume that the parity bit is located in bit position D8 during the parallel programming of the flag offsets. If Non-Interspersed Parity mode is selected, then D8 is assumed to be a valid bit and D16 and D17 are ignored. IP mode is selected during Master Reset by the state of the IP input pin. This mode is relevant only when the input width is set to x18 mode. Interspersed Parity control only has an effect during parallel programming of the offset registers. It does not effect the data written to and read from the FIFO.

A JTAG test port is provided, here the FIFO has fully functional Boundary Scan feature, compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture.

If, at any time, the FIFO is not actively performing an operation, the chip will automatically power down. Once in the power down state, the standby supply current consumption is minimized. Initiating any operation (by activating control inputs) will immediately take the device out of the power down state.

The IDT72V2103/72V2113 are fabricated using IDT's high speed submicron CMOS technology.

IDT72V2113 Maximum Ratings

Symbol Rating

Com'l & Ind'l
Unit
VTERM(2) Terminal Voltage with Respect to GND
-0.5 to +4.5
V
TSTG Storage Temperature
55 to +125
IOUT DC Output Current
50 to +50
mA

NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. VCC terminal only.

IDT72V2113 Features

• Choose among the following memory organizations:
                 IDT72V2103 --131,072 x 18/262,144 x 9
                 IDT72V2113 --262,144 x 18/524,288 x 9
• Functionally compatible with the IDT72V255LA/72V265LA and IDT72V275/72V285 SuperSync FIFOs
• Up to 166 MHz Operation of the Clocks
• User selectable Asynchronous read and/or write ports (BGA Only)
• 7.5 ns read/write cycle time (5.0 ns access time)
• User selectable input and output port bus-sizing
   - x9 in to x9 out
   - x9 in to x18 out
   - x18 in to x9 out
   - x18 in to x18 out
• Big-Endian/Little-Endian user selectable byte representation
• 5V tolerant inputs
• Fixed, low first word latency
• Zero latency retransmit
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable settings
• Empty, Full and Half-Full flags signal FIFO status
• Programmable Almost-Empty and Almost-Full flags, each flag can default to one of eight preselected offsets
• Selectable synchronous/asynchronous timing modes for Almost-Empty and Almost-Full flags
• Program programmable flags by either serial or parallel means
• Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
• Output enable puts data outputs into high impedance state
• Easily expandable in depth and width
• JTAG port, provided for Boundary Scan function (BGA Only)
• Independent Read and Write Clocks (permit reading and writing simultaneously)
• Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball Grid Array (BGA) (with additional features)
• Pin compatible to the SuperSync II (IDT72V223/72V233/72V243/72V253/72V263/72V273/72V283/72V293) family
• High-performance submicron CMOS technology
• Industrial temperature range (40°C to +85°C) is available

IDT72V2113 Connection Diagram

Hotspot Suppliers Product

  • Models: MT58L64L18CT-10
Price: 4-6 USD

    MT58L64L18CT-10

    Price: 4-6 USD

    MT58L64L18CT-10 TQFP100

  • Models: DL-7140-211M
Price: 5-6.5 USD

    DL-7140-211M

    Price: 5-6.5 USD

    DL-7140-211M laser tube

  • Models: 74LVC74APG
Price: 4-5 USD

    74LVC74APG

    Price: 4-5 USD

    74LVC74APG - IC FLIP FLOP D-Type POS-EDG DUAL 14TSSOP

  • Models: CY28346ZI-2
Price: 6.5-8 USD

    CY28346ZI-2

    Price: 6.5-8 USD

    CYPRESS - Clock Synthesizer with Differential CPU Outputs

  • Models: PI5V330QEX
Price: .284-.286 USD

    PI5V330QEX

    Price: 0.284-0.286 USD

    PI5V330QEX Pericom Multiplexer Switch ICs

  • Models: BSM300GA120DN2
Price: 1-2 USD

    BSM300GA120DN2

    Price: 1-2 USD

    IGBT power module, Single switch, 1200 V, Collector-emitter voltage, 430A

  • Models: SVA150XG04TB
Price: 1-2 USD

    SVA150XG04TB

    Price: 1-2 USD

    a-Si TFT-LCD, NEC, 228.096Hmm, 560V

  • Models: PC354N1
Price: .124-.2 USD

    PC354N1

    Price: 0.124-0.2 USD

    PC354N1T - Mini-flat Package, AC Input Type Photocoupler - Sharp Electrionic Components

  • Models: RL1210JR-070R22L
Price: .177-.178 USD

    RL1210JR-070R22L

    Price: 0.177-0.178 USD

    RL1210JR51-XX-BL - Thick Film Chip Resistor Low Ohmic - TAITRON Components Incorporated

  • Models: STPS140A
Price: .053-.055 USD

    STPS140A

    Price: 0.053-0.055 USD

    STPS140A - POWER SCHOTTKY RECTIFIER - STMicroelectronics

  • Models: STA013
Price: 1.45-1.5 USD

    STA013

    Price: 1.45-1.5 USD

    STA013 - MPEG 2.5 LAYER III AUDIO DECODER - STMicroelectronics

  • Models: SMBJ5347B
Price: .073-.075 USD

    SMBJ5347B

    Price: 0.073-0.075 USD

    SMBJ5347B - 5 Watt Surface Mount Silicon Zener Diodes - Micro Commercial Components

Quick search:    ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789