11C90, 11C90BMQB, 11C90DM/B Selling Leads, Datasheet
MFG:150 Package Cooled:CDIP D/C:
11C90, 11C90BMQB, 11C90DM/B Datasheet download
Part Number: 11C90
MFG: 150
Package Cooled: CDIP
D/C:
MFG:150 Package Cooled:CDIP D/C:
11C90, 11C90BMQB, 11C90DM/B Datasheet download
MFG: 150
Package Cooled: CDIP
D/C:
Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.
TOP
PDF/DataSheet Download
Datasheet: 11C90
File Size: 160122 KB
Manufacturer: NSC [National Semiconductor]
Download : Click here to Download
PDF/DataSheet Download
Datasheet: 11C01
File Size: 122268 KB
Manufacturer: FAIRCHILD [Fairchild Semiconductor]
Download : Click here to Download
PDF/DataSheet Download
Datasheet: 11C01
File Size: 122268 KB
Manufacturer: FAIRCHILD [Fairchild Semiconductor]
Download : Click here to Download
The 11C90 and 11C91 are high-speed prescalers designed specifically for communication and instrumentation applications. All discussions and examples in this data sheet are applicable to the 11C91 as well as the 11C90.
The 11C90 will divide by 10 or 11 and the 11C91 by 5 or 6, both over a frequency range from DC to typically 650 MHz. The division ratio is controlled by the Mode Control. The divide-by-10 or -11 capability allows the use of pulse swallowing techniques to control high-speed counting modulos by lower-speed circuits. The 11C90 may be used with either ECL or TTL power supplies.
In addition to the ECL outputs Q and Q, the 11C90 contains an ECL-to-TTL converter and a TTL output. The TTL output operates from the same VCC and VEE levels as the counter, but a separate pin is used for the TTL circuit VEE. This minimizes noise coupling when the TTL output switches and also allows power consumption to be reduced by leaving the separate VEE pin open if the TTL output is not used.
To facilitate capacitive coupling of the clock signal, a 400X resistor (VREF) is connected internally to the VBB reference. Connecting this resistor to the Clock Pulse input (CP) automatically centers the input about the switching threshold. Maximum frequency operation is achieved with a 50% duty cycle.
Each of the Mode Control inputs is connected to an internal 2 k resistor with the other end uncommitted (RM1 and RM2). An M input can be driven from a TTL circuit operating from the same VCC by connecting the free end of the associated 2 k resistor to VCCA. When an M input is driven from the ECL circuit, the 2 k resistor can be left open or, if required, can be connected to VEE to act as a pull-down resistor.