ZL30100

Features: • Supports Telcordia GR-1244-CORE Stratum 4 and Stratum 4E• Supports ITU-T G.823 and G.824 for 2048 kbit/s and 1544 kbit/s interfaces• Supports ANSI T1.403 and ETSI ETS 300 011 for ISDN primary rate interfaces• Simple hardware control interface• Accepts two ...

product image

ZL30100 Picture
SeekIC No. : 004550939 Detail

ZL30100: Features: • Supports Telcordia GR-1244-CORE Stratum 4 and Stratum 4E• Supports ITU-T G.823 and G.824 for 2048 kbit/s and 1544 kbit/s interfaces• Supports ANSI T1.403 and ETSI ETS 3...

floor Price/Ceiling Price

Part Number:
ZL30100
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/24

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Supports Telcordia GR-1244-CORE Stratum 4 and Stratum 4E
• Supports ITU-T G.823 and G.824 for 2048 kbit/s and 1544 kbit/s interfaces
• Supports ANSI T1.403 and ETSI ETS 300 011 for ISDN primary rate interfaces
• Simple hardware control interface
• Accepts two input references and synchronizes to any combination of 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz inputs
• Provides a range of clock outputs: 1.544 MHz, 2.048 MHz, 16.384 MHz and either 4.096 MHz and 8.192 MHz or 32.768 MHz and 65.536 MHz
• Provides 5 styles of 8 kHz framing pulses
• Holdover frequency accuracy of 1.5 x 10-7
• Lock, Holdover and selectable Out of Range indication
• Selectable loop filter bandwidth of 1.8 Hz or 922 Hz
• Less than 0.6 nspp intrinsic jitter on all output clocks
• External master clock source: clock oscillator or crystal




Application

• Synchronization and timing control for multi-trunk DS1/E1 systems such as DSLAMs, gateways and PBXs
• Clock and frame pulse source for ST-BUS, GCI and other time division multiplex (TDM) buses
• Line Card synchronization for PDH systems



Pinout

  Connection Diagram


Specifications

  Parameter Symbol Min. Max. UNIT
1 Supply voltage V DD_R -0.5 4.6 V
2 Core supply voltage V CORE_R -0.5 2.5 V
3 Voltage on any digital pin VPIN -0.5 6 V
4 Voltage on OSCi and OSCo pin VOSC -0.3 VDD + 0.3 V
5 Current on any pin IPIN   30 mA
6 Storage temperature TST -55 125
7 TQFP 64 pin package power dissipation PPD   500 mW
8 ESD rating VESD   2 kV

* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.
* Voltages are with respect to ground (GND) unless otherwise stated.



Description

The ZL30100 T1/E1 System Synchronizer contains a digital phase-locked loop (DPLL), which provides timing and synchronization for multi-trunk T1 and E1 transmission equipment.

The ZL30100 generates ST-BUS and other TDM clock and framing signals that are phase locked to one of two input references. It helps ensure system reliability by monitoring its references for accuracy and stability and by maintaining stable output clocks during reference switching operations and during short periods when a reference is unavailable.

The ZL30100 is intended to be the central timing and synchronization resource for network equipment that complies with Telcordia, ETSI, ITU-T and ANSI network specifications.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Line Protection, Backups
Cable Assemblies
Optical Inspection Equipment
Connectors, Interconnects
Soldering, Desoldering, Rework Products
View more