Features: • Ref input is 5V tolerant• 3 pairs of programmable skew outputs• Low skew: 200ps same pair, 250ps all outputs• Selectable positive or negative edge synchronization: Excellent for DSP applications• Synchronous output enable• Output frequency: 3.75MHz t...
XRK4991A: Features: • Ref input is 5V tolerant• 3 pairs of programmable skew outputs• Low skew: 200ps same pair, 250ps all outputs• Selectable positive or negative edge synchronization...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Storage Temperature |
65°C to +150°C |
Ambient Temperature with Power Applied |
55°C to +125°C |
Supply Voltage to Ground Potential |
0.5V to +7.0V |
DC Input Voltage |
0.5V to +7.0V |
Output Current into Outputs (LOW) |
64 mA |
Static Discharge Voltage (per MIL-STD-883, Method 3015) |
>2001V |
Latch-Up Current. |
>200 mA |
The XRK4991A 3.3V High-Speed Low-Voltage Programmable Skew Clock Buffer offers user selectable control over system clock functions to optimize the timing of high-performance computer systems. Eight individual drivers, arranged as four pairs of user-controllable outputs, can each drive terminated transmission lines with impedances as low as 50 while delivering minimal and specified output skews and full-swing logic levels (LVTTL).
Each output can be hardwired to one of nine delay or function configurations. Delay increments of 0.7 to 1.5 ns are determined by the operating frequency with outputs able to skew up to ±6 time units from their nominal "zero" skew position. The completely integrated PLL allows external load and transmission line delay effects to be canceled. When this "zero delay" capability is combined with the selectable output skew functions, the user can create output-tooutput delays of up to ±12 time units.
Divide-by-two and divide-by-four output functions are provided for additional flexibility in designing complex clock systems. When combined with the internal PLL, these divide functions allow distribution of a lowfrequency clock that can be multiplied by two or four at the clock destination. This feature minimizes clock distribution difficulty while allowing maximum system clock speed and flexibility.