Features: • Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA• PLL requires no external components• 50% output clock duty cycle• TTL clock edge programmable• Power down mode• Low power single 3.3V CMOS design• 64pin TQFP• Backwa...
THC63LVD104A: Features: • Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA• PLL requires no external components• 50% output clock duty cycle• TTL clock edge programm...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • Wide dot clock range: 8-135MHz suited for NTSC,VGA, SVGA, XGA,SXGA and SXGA+R...
Features: • Wide dot clock range: 8-112MHz suited for NTSC, VGA, SVGA, XGA, and SXGA• ...
Features: • Wide dot clock range: 25-135MHz suited for VGA, SVGA, XGA, SXGA, SXGA+ and UXGA&...
• Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA
• PLL requires no external components
• 50% output clock duty cycle
• TTL clock edge programmable
• Power down mode
• Low power single 3.3V CMOS design
• 64pin TQFP
• Backward compatible with THC63LVDF64x (18bits) / F84x(24bits)
Supply Voltage (VCC) | -0.3V ~ +4.0V |
CMOS/TTL Input Voltage | -0.3V ~ (VCC + 0.3V) |
CMOS/TTL Output Voltage | -0.3V ~ (VCC + 0.3V) |
LVDS Receiver Input Voltage | -0.3V ~ (VCC + 0.3V) |
Output Current | -30mA ~ 30mA |
Junction Temperature | +125°C |
Storage Temperature Range | -55 °C~ +125°C |
Resistance to soldering heat | +260°C /10sec °C |
Maximum Power Dissipation @+25 °C | 1.0W |
The THC63LVD104A receiver is designed to support pixel data transmission between Host and Flat Panel Display from NTSC up to WXGA resolutions. The THC63LVD104A converts the LVDS data streams back into 35bits of CMOS/TTL data with rising edge or falling edge clock for convenient with a variety of LCD panel controllers.At a transmit clock frequency of 90MHz, 30bits of RGB data and 5bits of timing and control data (HSYNC,VSYNC,DE,CNTL1,CNTL2) are transmitted at an effective rate of 630Mbps per LVDS channel.Using a 90MHz clock, the data throughput is 394Mbytes per second.