AS7C332MNTD18A

Features: • Organization: 2,097,152 words × 18 bits• NTD™ architecture for efficient bus operation• Fast clock speeds to 200 MHz• Fast clock to data access: 3.2/3.5/3.8 ns• Fast OE access time: 3.2/3.5/3.8 ns• Fully synchronous operation• Common data...

product image

AS7C332MNTD18A Picture
SeekIC No. : 004288541 Detail

AS7C332MNTD18A: Features: • Organization: 2,097,152 words × 18 bits• NTD™ architecture for efficient bus operation• Fast clock speeds to 200 MHz• Fast clock to data access: 3.2/3.5/3.8...

floor Price/Ceiling Price

Part Number:
AS7C332MNTD18A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Organization: 2,097,152 words × 18 bits
• NTD™ architecture for efficient bus operation
• Fast clock speeds to 200 MHz
• Fast clock to data access: 3.2/3.5/3.8 ns
• Fast OE access time: 3.2/3.5/3.8 ns
• Fully synchronous operation
• Common data inputs and data outputs
• Asynchronous output enable control
• Available in 100-pin TQFP package
• Byte write enables
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/O operation with separate VDDQ
• Self-timed write cycles
• Interleaved or linear burst modes
• Snooze mode for standby operation



Pinout

  Connection Diagram


Specifications

Parameter Symbol Min Max Unit
Power supply voltage relative to GND VDD,VDDQ 0.3 +3.6 V
Input voltage relative to GND (input pins) VIN 0.3 VDD + 0.3 V
Input voltage relative to GND (I/O pins) VIN 0.3 VDDQ + 0.3 V
Power dissipation PD 1.8 W
DC output current IOUT 50 mA
Storage temperature Storage temperature Tstg 65 +150
Temperature under bias Temperature under bias (junction) Tbias 65 +135



Description

The AS7C331MFT18A is a high-performance CMOS 16-Mbit synchronous Static Random Access Memory (SRAM) device organized as 1,048,576 words x18 bits.

Fast cycle times of 7.5/8.5/10/12 ns with clock access times (tCD) of 6.8/7.5/8.5/10 ns. Three chip of AS7C332MNTD18A enable (CE) inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV) allows subsequent internally generated burst addresses.

Read cycles of AS7C332MNTD18A are initiated with ADSP (regardless of WE and ADSC) using the new external address clocked into the on-chip address register when ADSP is sampled LOW, the chip enables are sampled active, and the output buffer of AS7C332MNTD18A is enabled with OE. In a read operation, the data accessed by the current address registered in the address registers by the positive edge of CLK is carried to the data-out buffers. ADV is ignored on the clock edge that samples ADSP asserted, but AS7C332MNTD18A is sampled on all subsequent clock edges. Address is incremented internally for the next access of the burst when ADV is sampled LOW and both address strobes are HIGH. Burst mode of AS7C332MNTD18A is selectable with the LBO input. With LBO unconnected or driven HIGH, burst operations use an interleaved count sequence. With LBO driven LOW, AS7C332MNTD18A uses a linear count sequence.

Write cycles of AS7C332MNTD18A are performed by disabling the output buffers with OE and asserting a write command. A global write enable GWE writes all 18 bits regardless of the state of individual BW[a,b] inputs. Alternately, when GWE is HIGH, one or more bytes may be written by asserting BWE and the appropriate individual byte BWn signals.

BWn is ignored on the clock edge that samples ADSP LOW, but AS7C332MNTD18A is sampled on all subsequent clock edges. Output buffers are disabled when BWn is sampled LOW, regardless of OE. Data is clocked into the data input register when BWn is sampled LOW. Address of AS7C332MNTD18A is incremented internally to the next burst address if BWn and ADV are sampled LOW.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Power Supplies - External/Internal (Off-Board)
Resistors
Prototyping Products
DE1
Crystals and Oscillators
View more