AS7C33256PFS32A

Features: • Organization: 262,144 words x 32 or 36 bits• Fast clock speeds to 166 MHz• Fast clock to data access: 3.0/3.5/4.0 ns• Fast OE access time: 3.0/3.5/4.0 ns• Fully synchronous register-to-register operation• Double-cycle deselect• Asynchronous out...

product image

AS7C33256PFS32A Picture
SeekIC No. : 004288538 Detail

AS7C33256PFS32A: Features: • Organization: 262,144 words x 32 or 36 bits• Fast clock speeds to 166 MHz• Fast clock to data access: 3.0/3.5/4.0 ns• Fast OE access time: 3.0/3.5/4.0 ns• F...

floor Price/Ceiling Price

Part Number:
AS7C33256PFS32A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Organization: 262,144 words x 32 or 36 bits
• Fast clock speeds to 166 MHz

• Fast clock to data access: 3.0/3.5/4.0 ns
• Fast OE access time: 3.0/3.5/4.0 ns
• Fully synchronous register-to-register operation
• Double-cycle deselect
• Asynchronous output enable control
• Available in 100-pin TQFP package
• Individual byte write and global write
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/O operation with separate VDDQ
• Linear or interleaved burst control
• Snooze mode for reduced power-standby
• Common data inputs and data outputs
 


Pinout

  Connection Diagram


Specifications

Parameter Symbol Min Max Unit
Power supply voltage relative to GND VDD, VDDQ 0.5 +4.6 V
Input voltage relative to GND (input pins) VIN 0.5 VDD + 0.5 V
Input voltage relative to GND (I/O pins) VIN 0.5 VDDQ + 0.5 V
Power dissipation Pd 1.8 W
Short circuit output current IOUT 20 mA
Storage temperature Tstg 65 +150
Temperature under bias Tbias 65 +135

*Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratingconditions may affect reliability.




Description

The AS7C33256PFS32A and AS7C33256PFS36A are high-performance CMOS 8-Mbit Synchronous Static Random Access Memory (SRAM) devices organized as 262,144 words x 32 or 36 bits, and incorporate a two-stage register-register pipeline for highest frequency on any given technology.

Fast cycle times of 6/7.5 ns with clock access times (tCD) of 3.5/4.0 ns enable 166 and 133 MHz bus frequencies. Two-chipe (CE) inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV) AS7C33256PFS32A allows subsequent internally generated burst addresses.

 Read cycles of AS7C33256PFS32A are initiated with ADSP (regardless of WE and ADSC) using the new external address clocked into the on-chip address register when ADSP is sampled low, the chip of AS7C33256PFS32A enables are sampled active, and the output buffer is enabled with OE. In a read operation, the data of AS7C33256PFS32A accessed by the current address registered in the address registers by the positive edge of CLK are carried to the data-out registers and driven on the output pins on the next positive edge of CLK. ADV is ignored on the clock edge that samples ADSP asserted, but is sampled on all subsequent clock edges. Address of AS7C33256PFS32A is incremented internally for the next access of the burst when ADV is sampled low and both address strobes are high. Burst mode is selectable with theLBOinput. With LBO unconnected or driven high, burst operations of AS7C33256PFS32A  use an interleaved count sequence. WithLBOdriven low, the device uses a linear count sequence.

Write cycles are performed by disabling the output buffers with OE and asserting a write command. A global write enable GWE writes all 18 of AS7C33256PFS32A bits regardless of the state of individual BW[a,b]inputs. Alternately, when GWE is high, one or more bytes may be written by asserting BWE and the appropriate individual byte BWn signals.

BWn is ignored on the clock edge that samples ADSP low, but AS7C33256PFS32A is sampled on all subsequent clock edges. Output buffers are disabled when BWnis sampled LOW regardless of OE. Data is clocked into the data input register when BWn is sampled low. Address is incremented internally to the next burst address if BWn and ADV are sampled low. AS7C33256PFS32A operates in doublecycle deselect feature during read cycles.

Read or write cycles may also be initiated with ADSC instead of ADSP. The differences of AS7C33256PFS32A between cycles initiated withADSCand ADSP are as follows:
• ADSP must be sampled high when ADSC is sampled low to initiate a cycle with ADSC.
•WE signals are sampled on the clock edge that samples ADSClow (and ADSP high).
•Master chip enable CE0 blocks ADSP, but not ADSC.

AS7C33256PFS32A and AS7C33256PFS36A family operates from a core 3.3V power supply. I/Os use a separate power supply that can operate at 2.5V or 3.3V. These devices are available in a 100-pin 14 × 20 mm TQFP package.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Circuit Protection
Tapes, Adhesives
803
Potentiometers, Variable Resistors
Power Supplies - Board Mount
Cable Assemblies
View more