AS7C25512FT36A

Features: • Organization: 524,288 words × 32 or 36 bits• Fast clock to data access: 7.5/8.5/10.0 ns• FastOE access time: 3.5/4.0 ns• Fully synchronous flow-through operation• Asynchronous output enable control• Available in 100-pin TQFP package• Individual...

product image

AS7C25512FT36A Picture
SeekIC No. : 004288457 Detail

AS7C25512FT36A: Features: • Organization: 524,288 words × 32 or 36 bits• Fast clock to data access: 7.5/8.5/10.0 ns• FastOE access time: 3.5/4.0 ns• Fully synchronous flow-through operation&...

floor Price/Ceiling Price

Part Number:
AS7C25512FT36A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/23

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Organization: 524,288 words × 32 or 36 bits
• Fast clock to data access: 7.5/8.5/10.0 ns
• Fast OE access time: 3.5/4.0 ns
• Fully synchronous flow-through operation
• Asynchronous output enable control
• Available in 100-pin TQFP package
• Individual byte write and global write
• Multiple chip enables for easy expansion
• 2.5V core power supply
• Linear or interleaved burst control
• Snooze mode for reduced power-standby
• Common data inputs and data outputs



Pinout

  Connection Diagram


Specifications

Parameter
Symbol
Min
Max
Unit
Power supply voltage relative to GND
VDD, VDDQ
0.3
+3.6
V
Input voltage relative to GND (input pins)
VIN
0.3
VDD + 0.3
V
Input voltage relative to GND (I/O pins)
VIN
0.3
VDDQ + 0.3
V
Power dissipation
Pd
1.8
W
Short circuit output current
IOUT
20
mA
Storage temperature
Tstg
65
+150
oC
Temperature under bias
Tbias
65
+135
oC



Description

The AS7C25512FT32A/36A is a high-performance CMOS 16-Mbit synchronous Static Random Access Memory (SRAM) device organized as 524,288 words x 32/36.

Fast cycle times of 8.5/10/12 ns with clock access times (tCD) of 7.5/8.5/10.0 ns. Three chip enable (CE) inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV) allows subsequent internally generated burst addresses.

Read cycles are initiated with ADSP (regardless of WE and ADSC) using the new external address clocked into the on-chip address register when ADSP is sampled LOW, the chip enables are sampled active, and the output buffer is enabled with OE. In a read operation, the data accessed by the current address registered in the address registers by the positive edge of CLK are carried to the data-out buffer. ADV is ignored on the clock edge that samples ADSP asserted, but is sampled on all subsequent clock edges. Address is incremented internally for the next access of the burst when ADV is sampled LOW and both address strobes are HIGH. Burst mode is selectable with the LBO input. With LBO unconnected or driven HIGH, burst operations use an interleaved count sequence. With LBO driven LOW, the device uses a linear
count sequence.

Write cycles are performed by disabling the output buffers with OE and asserting a write command. A global write enable GWE writes all 32/ 36 regardless of the state of individual BW[a:d] inputs. Alternately, when GWE is HIGH, one or more bytes may be written by asserting BWE and the appropriate individual byte BWn signals.

BWn is ignored on the clock edge that samples ADSP LOW, but it is sampled on all subsequent clock edges. Output buffers are disabled when BWn is sampled LOW regardless of OE. Data is clocked into the data input register when BWn is sampled LOW. Address is incremented internally to the next burst address if BWn and ADV are sampled LOW.

Read or write cycles may also be initiated with ADSC instead of ADSP. The differences between cycles initiated with ADSC and ADSP are as follows:
      • ADSP must be sampled HIGH when ADSC is sampled LOW to initiate a cycle with ADSC.
      • WE signals are sampled on the clock edge that samples ADSC LOW (and ADSP HIGH).
      • Master chip enable CE0 blocks ADSP, but not ADSC.

The AS7C25512FT32A/36A family operates from a core 2.5V power supply. These devices are available in a 100-pin TQFP package.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Boxes, Enclosures, Racks
Audio Products
Crystals and Oscillators
Computers, Office - Components, Accessories
Hardware, Fasteners, Accessories
View more