Bus Transceivers Oct Registered Trans
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Logic Type : | Bipolar | Logic Family : | F | ||
Number of Channels per Chip : | 8 | Input Level : | TTL | ||
Output Level : | TTL | Output Type : | 3-State | ||
High Level Output Current : | - 15 mA | Low Level Output Current : | 64 mA | ||
Propagation Delay Time : | 9.5 ns | Supply Voltage - Max : | 5.5 V | ||
Supply Voltage - Min : | 4.5 V | Maximum Operating Temperature : | + 70 C | ||
Package / Case : | SOIC-28 Wide | Packaging : | Rail |
The 74F552SC octal transceiver contains two 8-bit registers for temporary storage of data flowing in either direction. Each register has its own clock pulse and clock enable input as well as a flag flip-flop that is set automatically as the register is loaded. The flag output will be reset when the output enable returns to HIGH after reading the output port. Each register of the 74F552SC has a separate output enable control for its 3-STATE buffer. The separate Clocks, Flags, and Enables provide considerable flexibility as I/O ports for demand-response data transfer. When data is transferred from the A Port to the B Port, a parity bit is generated. On the other hand, when data is transferred from the B Port to the A Port, the parity of input data on B0B7 is checked.