Position: Home > DataSheet > Index K > K4R Series > K4R271669D, K4R271669E, K4R271669ETCS8
Low Cost Custom Prototype PCB Manufacturer

K4R271669D, K4R271669E, K4R271669ETCS8

K4R271669D, K4R271669E, K4R271669ETCS8 Selling Leads, Datasheet

MFG:SAMSUNG  Package Cooled:BGA  D/C:08+

K4R271669D, K4R271669E, K4R271669ETCS8 Picture

K4R271669D, K4R271669E, K4R271669ETCS8 Datasheet download

Five Points

Part Number: K4R271669D

 

MFG: SAMSUNG

Package Cooled: BGA

D/C: 08+

 

 

 
 
 
Urgent Purchase
Attentive hint

Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.


Top Sellers:

TOP

K4R271669D Suppliers

More K4R271669D Suppliers

Select All  

  • K4R271669D

  • Vendor: SAMSUNG Qty: 659  Adddate: 2024-12-26
  • Inquire Now
  • Buy best electronic   Iran
    Contact: Mr.saeedhamidi   MSN:buybestelectronic@hotmail.com
    Tel: +98-021-66752722
    Fax: 66753109--
    (12)
  • K4R271669ASCK8

  • Vendor: SAMSUNG Pack: BGA D/C: 05+& Qty: 1600 Note: new and orignal  Adddate: 2024-12-26
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)
  • K4R271669B-NCK8

  • Vendor: SAMSUNG D/C: 02+& Qty: 495  Adddate: 2024-12-26
  • Inquire Now
  • ASK SEMICONDUCTOR LTD   China
    Contact: Mr.Subaninfo@asksemi.com   MSN:asksemiconductor@hotmail.com
    Tel: 86-0755-33060075/0755-29183325/0755-83221176
    Fax: 86-0755-33060076
    (5)

About K4R271669D

PDF/DataSheet Download

Datasheet: K4R271669D

File Size: 318456 KB

Manufacturer: SAMSUNG [Samsung semiconductor]

Download : Click here to Download

Related PDF Download

Related Part Number

K4R271669E Suppliers

More K4R271669E Suppliers

Select All  

  • K4R271669E

  • Vendor: SEC Pack: BGA D/C: 05+& Qty: 1600 Note: new and orignal  Adddate: 2024-12-26
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)
  • K4R271669ASCK8

  • Vendor: SAMSUNG Pack: BGA D/C: 05+& Qty: 1600 Note: new and orignal  Adddate: 2024-12-26
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)
  • K4R271669B-NCK8

  • Vendor: SAMSUNG D/C: 02+& Qty: 495  Adddate: 2024-12-26
  • Inquire Now
  • ASK SEMICONDUCTOR LTD   China
    Contact: Mr.Subaninfo@asksemi.com   MSN:asksemiconductor@hotmail.com
    Tel: 86-0755-33060075/0755-29183325/0755-83221176
    Fax: 86-0755-33060076
    (5)
  • K4R271669D

  • Vendor: SAMSUNG Qty: 659  Adddate: 2024-12-26
  • Inquire Now
  • Buy best electronic   Iran
    Contact: Mr.saeedhamidi   MSN:buybestelectronic@hotmail.com
    Tel: +98-021-66752722
    Fax: 66753109--
    (12)

About K4R271669E

PDF/DataSheet Download

Datasheet: K4R271669E

File Size: 297786 KB

Manufacturer: SAMSUNG [Samsung semiconductor]

Download : Click here to Download

Related PDF Download

Related Part Number

K4R271669ETCS8 Suppliers

More K4R271669ETCS8 Suppliers

Select All  

  • K4R271669ASCK8

  • Vendor: SAMSUNG Pack: BGA D/C: 05+& Qty: 1600 Note: new and orignal  Adddate: 2024-12-26
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)
  • K4R271669B-NCK8

  • Vendor: SAMSUNG D/C: 02+& Qty: 495  Adddate: 2024-12-26
  • Inquire Now
  • ASK SEMICONDUCTOR LTD   China
    Contact: Mr.Subaninfo@asksemi.com   MSN:asksemiconductor@hotmail.com
    Tel: 86-0755-33060075/0755-29183325/0755-83221176
    Fax: 86-0755-33060076
    (5)
  • K4R271669D

  • Vendor: SAMSUNG Qty: 659  Adddate: 2024-12-26
  • Inquire Now
  • Buy best electronic   Iran
    Contact: Mr.saeedhamidi   MSN:buybestelectronic@hotmail.com
    Tel: +98-021-66752722
    Fax: 66753109--
    (12)
  • K4R271669E

  • Vendor: SEC Pack: BGA D/C: 05+& Qty: 1600 Note: new and orignal  Adddate: 2024-12-26
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)

About K4R271669A

PDF/DataSheet Download

Datasheet: K4R271669A

File Size: 4149385 KB

Manufacturer: SAMSUNG [Samsung semiconductor]

Download : Click here to Download

Related PDF Download

Related Part Number

K4R271669D General Description

Figure 2 is a block diagram of the 128Mbit Direct RDRAM.It consists of two major blocks: a "core" block built from banks and sense amps similar to those found in other types of DRAM, and a Direct Rambus interface block which permits an external controller to access this core at up to 1.6GB/s.

Control Registers: The CMD, SCK, SIO0, and SIO1 pins appear in the upper center of Figure 2. They are used to write and read a block of control registers. These registers supply the RDRAM configuration information to a controller and they select the operating modes of the device.The nine bit REFR value is used for tracking the last refreshed row. Most importantly, the five bit DEVID specifies the device address of the RDRAM on the Channel.

Clocking: The CTM and CTMN pins (Clock-To-Master)generate TCLK (Transmit Clock), the internal clock used to transmit read data. The CFM and CFMN pins (Clock-From-Master) generate RCLK (Receive Clock), the internal clock signal used to receive write data and to receive the ROW and COL pins.

DQA,DQB Pins: These 18 pins carry read (Q) and write (D) data across the Channel. They are multiplexed/de-multiplexed from/to two 72-bit data paths (running at one-eighth the data frequency) inside the RDRAM.

Banks: The 16Mbyte core of the RDRAM is divided into thirty two 0.5Mbyte banks, each organized as 512 rows, with each row containing 64 dualocts, and each dualoct containing 16 bytes. A dualoct is the smallest unit of data that can be addressed.

Sense Amps: The RDRAM contains 34 sense amps. Each sense amp consists of 512 bytes of fast storage (256 for DQA and 256 for DQB) and can hold one-half of one row of one bank of the RDRAM. The sense amp may hold any of the 512 half-rows of an associated bank. However, each sense amp is shared between two adjacent banks of the RDRAM (except for sense amps 0, 15, 16, and 31). This introduces the restriction that adjacent banks may not be simultaneously accessed.
 
RQ Pins: These pins carry control and address information.They are broken into two groups. RQ7..RQ5 are also called ROW2..ROW0, and are used primarily for controlling row accesses. RQ4..RQ0 are also called COL4..COL0, and are used primarily for controlling column accesses.ROW Pins: The principle use of these three pins is to manage the transfer of data between the banks and the sense amps of the RDRAM. These pins are de-multiplexed into a 24-bit ROWA (row-activate) or ROWR (row-operation)packet.

COL Pins: The principle use of these five pins is to manage the transfer of data between the DQA/DQB pins and the sense amps of the RDRAM. These pins are de-multiplexed into a 23-bit COLC (column-operation) packet and either a 17-bit COLM (mask) packet or a 17-bit COLX (extended-operation) packet.

ACT Command: An ACT (activate) command from an ROWA packet causes one of the 512 rows of the selected bank to be loaded to its associated sense amps (two 256 byte sense amps for DQA and two for DQB).

PRER Command: A PRER (precharge) command from an ROWR packet causes the selected bank to release its two associated sense amps, permitting a different row in that bank to be activated, or permitting adjacent banks to be activated.RD Command: The RD (read) command causes one of the 64 dualocts of one of the sense amps to be transmitted on the DQA/DQB pins of the Channel.

WR Command: The WR (write) command causes a dualoct received from the DQA/DQB data pins of the Channel to be loaded into the write buffer. There is also space in the write buffer for the BC bank address and C column address information. The data in the write buffer is automatically retired (written with optional bytemask) to one of the 64 dualocts of one of the sense amps during a subsequent COP command. A retire can take place during a RD,WR, or NOCOP to another device, or during a WR or NOCOP to the same device. The write buffer will not retire during a RD to the same device. The write buffer reduces the delay needed for the internal DQA/DQB data path turnaround.

PREC Precharge: The PREC, RDA and WRA commands are similar to NOCOP, RD and WR, except that a precharge operation is performed at the end of the column operation. These commands provide a second mechanism for performing precharge.
 
PREX Precharge: After a RD command, or after a WR command with no byte masking (M=0), a COLX packet may be used to specify an extended operation (XOP). The most important XOP command is PREX. This command provides a third mechanism for performing precharge.

K4R271669D Maximum Ratings

Symbol Parameter Min Max Unit
VI,ABS Voltage applied to any RSL or CMOS pin with respect to Gnd - 0.3 VDD+0.3 V
VDD,ABS, VDDA,ABS Voltage on VDD and VDDA with respect to Gnd - 0.5 VDD+1.0 V
TSTORE Storage temperature - 50 100 °C

K4R271669D Features

 Highest sustained bandwidth per DRAM device
- 1.6GB/s sustained data transfer rate
- Separate control and data buses for maximized efficiency
- Separate row and column control buses for easy scheduling and highest performance
- 32 banks: four transactions can take place simultaneously at full bandwidth data rates
Low latency features
- Write buffer to reduce read latency
- 3 precharge mechanisms for controller flexibility
- Interleaved transactions
Advanced power management:
- Multiple low power states allows flexibility in power consumption versus time to transition to active state
- Power-down self-refresh
Organization: 1Kbyte pages and 32 banks, x 16
- x16 organization for low cost applications
Uses Rambus Signaling Level (RSL) for up to 800MHz operation
WBGA package(54 Balls)

K4R271669E General Description

Figure 2 is a block diagram of the 128Mbit RDRAM device.It consists of two major blocks: a "core" block built from banks and sense amps similar to those found in other types of DRAM and a Direct RambusTM interface block which permits an external controller to access this core at up to 1.6GB/s.

Control Registers: The CMD, SCK, SIO0 and SIO1 pins appear in the upper center of Figure 2. They are used to write and read a block of control registers. These registers supply the RDRAM configuration information to a controller and they select the operating modes of the device.The nine bit REFR value is used for tracking the last refreshed row. Most importantly, the five bit DEVID specifies the device address of the RDRAM device on the Channel.

Clocking: The CTM and CTMN pins (Clock-To-Master)generate TCLK (Transmit Clock), the internal clock used to transmit read data. The CFM and CFMN pins (Clock-From-Master) generate RCLK (Receive Clock), the internal clock signal used to receive write data and to receive the ROW and COL pins.

DQA,DQB Pins: These 16 pins carry read (Q) and write (D) data across the Channel. They are multiplexed/de-multiplexed from/to two 64-bit data paths (running at one-eighth the data frequency) inside the RDRAM device.
 
Banks: The 16Mbyte core of the RDRAM device is divided into thirty two 0.5Mbyte banks, each organized as 512 rows, with each row containing 64 dualocts, and each dualoct containing 16 bytes. A dualoct is the smallest unit of data that can be addressed.

Sense Amps: The RDRAM device contains 34 sense amps. Each sense amp consists of 512 bytes of fast storage (256 for DQA and 256 for DQB) and can hold one-half of one row of one bank of the RDRAM device. The sense amp may hold any of the 512 half-rows of an associated bank.However, each sense amp is shared between two adjacent banks of the RDRAM device(except for sense amps 0, 15,16 and 31). This introduces the restriction that adjacent  banks may not be simultaneously accessed.

RQ Pins: These pins carry control and address information.They are broken into two groups. RQ7..RQ5 are also called ROW2..ROW0, and are used primarily for controlling row accesses. RQ4..RQ0 are also called COL4..COL0, and are used primarily for controlling column accesses.

ROW Pins: The principle use of these three pins is to manage the transfer of data between the banks and the sense amps of the RDRAM device. These pins are de-multiplexed into a 24-bit ROWA (row-activate) or ROWR (row-peration)packet.

COL Pins: The principle use of these five pins is to manage the transfer of data between the DQA/DQB pins and the sense amps of the RDRAM device. These pins are demultiplexed into a 23-bit COLC (column-operation) packet and either a 17-bit COLM (mask) packet or a 17-bit COLX (extended-operation) packet.
 
ACT Command: An ACT (activate) command from an ROWA packet causes one of the 512 rows of the selected bank to be loaded to its associated sense amps (two 256 byte sense amps for DQA and two for DQB).

PRER Command: A PRER (precharge) command from an ROWR packet causes the selected bank to release its two associated sense amps, permitting a different row in that bank to be activated, or permitting adjacent banks to be activated.RD Command: The RD (read) command causes one of the 64 dualocts of one of the sense amps to be transmitted on the DQA/DQB pins of the Channel.
 
WR Command: The WR (write) command causes a dualoct received from the DQA/DQB data pins of the Channel to be loaded into the write buffer. There is also space in the write buffer for the BC bank address and C column address information. The data in the write buffer is automatically retired (written with optional bytemask) to one of the 64 dualocts of one of the sense amps during a subsequent COP command. A retire can take place during a RD, WR, or NOCOP to another device, or during a WR or NOCOP to the same device. The write buffer will not retire during a RD to the same device. The write buffer reduces the delay needed for the internal DQA/DQB data path turnaround.

PREC Precharge: The PREC, RDA and WRA commands are similar to NOCOP, RD and WR, except that a precharge operation is performed at the end of the column operation. These commands provide a second mechanism
for performing precharge.

PREX Precharge: After a RD command, or after a WR command with no byte masking (M=0), a COLX packet may be used to specify an extended operation (XOP). The most important XOP command is PREX. This command provides a third mechanism for performing precharge.

K4R271669E Maximum Ratings

Symbol Parameter Min Max Unit
VI,ABS Voltage applied to any RSL or CMOS pin with respect to Gnd - 0.3 VDD+0.3 V
VDD,ABS, VDDA,ABS Voltage on VDD and VDDA with respect to Gnd - 0.5 VDD+1.0 V
TSTORE Storage temperature - 50 100 °C
TMIN Minimum operation temperature 0 Note* °C
Note*) Refer to TJ,JC

K4R271669E Features

♦ Highest sustained bandwidth per DRAM device
- 1.6GB/s sustained data transfer rate
- Separate control and data buses for maximized efficiency
- Separate row and column control buses for easy scheduling and highest performance
- 32 banks: four transactions can take place simultaneously at full bandwidth data rates
♦ Low latency features
- Write buffer to reduce read latency
- 3 precharge mechanisms for controller flexibility
- Interleaved transactions
♦ Advanced power management:
- Multiple low power states allows flexibility in power consumption versus time to transition to active state
- Power-down self-refresh
♦ Organization: 1Kbyte pages and 32 banks
♦ Uses Rambus Signaling Level (RSL) interface for up to 800MHz operation
♦ WBGA package(54 Balls)

Hotspot Suppliers Product

  • Models: MT58L64L18CT-10
Price: 4-6 USD

    MT58L64L18CT-10

    Price: 4-6 USD

    MT58L64L18CT-10 TQFP100

  • Models: DL-7140-211M
Price: 5-6.5 USD

    DL-7140-211M

    Price: 5-6.5 USD

    DL-7140-211M laser tube

  • Models: 74LVC74APG
Price: 4-5 USD

    74LVC74APG

    Price: 4-5 USD

    74LVC74APG - IC FLIP FLOP D-Type POS-EDG DUAL 14TSSOP

  • Models: CY28346ZI-2
Price: 6.5-8 USD

    CY28346ZI-2

    Price: 6.5-8 USD

    CYPRESS - Clock Synthesizer with Differential CPU Outputs

  • Models: PI5V330QEX
Price: .284-.286 USD

    PI5V330QEX

    Price: 0.284-0.286 USD

    PI5V330QEX Pericom Multiplexer Switch ICs

  • Models: BSM300GA120DN2
Price: 1-2 USD

    BSM300GA120DN2

    Price: 1-2 USD

    IGBT power module, Single switch, 1200 V, Collector-emitter voltage, 430A

  • Models: SVA150XG04TB
Price: 1-2 USD

    SVA150XG04TB

    Price: 1-2 USD

    a-Si TFT-LCD, NEC, 228.096Hmm, 560V

  • Models: PC354N1
Price: .124-.2 USD

    PC354N1

    Price: 0.124-0.2 USD

    PC354N1T - Mini-flat Package, AC Input Type Photocoupler - Sharp Electrionic Components

  • Models: RL1210JR-070R22L
Price: .177-.178 USD

    RL1210JR-070R22L

    Price: 0.177-0.178 USD

    RL1210JR51-XX-BL - Thick Film Chip Resistor Low Ohmic - TAITRON Components Incorporated

  • Models: STPS140A
Price: .053-.055 USD

    STPS140A

    Price: 0.053-0.055 USD

    STPS140A - POWER SCHOTTKY RECTIFIER - STMicroelectronics

  • Models: STA013
Price: 1.45-1.5 USD

    STA013

    Price: 1.45-1.5 USD

    STA013 - MPEG 2.5 LAYER III AUDIO DECODER - STMicroelectronics

  • Models: SMBJ5347B
Price: .073-.075 USD

    SMBJ5347B

    Price: 0.073-0.075 USD

    SMBJ5347B - 5 Watt Surface Mount Silicon Zener Diodes - Micro Commercial Components

Quick search:    ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789