Features: • 9 LVCMOS Outputs (4 banks)• 25 - 200 MHz output frequency range• Fully Integrated PLL• 2.5V or 3.3V Operation• Selectable reference clock input, LVCMOS or LVPECL• 150ps max output to output skew• Pin compatible with MPC9351• Industrial te...
XRK39351: Features: • 9 LVCMOS Outputs (4 banks)• 25 - 200 MHz output frequency range• Fully Integrated PLL• 2.5V or 3.3V Operation• Selectable reference clock input, LVCMOS or L...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
SYMBOL |
CHARACTERISTICS |
MIN |
MAX |
UNIT |
CONDITION |
VCC |
Supply Voltage |
-0.3 |
4.6 |
V |
|
VIN |
DC Input Voltage |
-0.3 |
VCC + 0.3 |
V |
|
VOUT |
DC Output Voltage |
-0.3 |
VCC + 0.3 |
V |
|
IIN |
DC Input Current |
±20 |
mA |
||
IOUT |
DC Output Current |
±50 |
mA |
||
TS |
Storage Temperature |
-55 |
150 |
C |
a. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur.
Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability.
The XRK39351 is a low voltage PLL based clock driver designed for high speed clock distribution applications.
The XRK39351 has two reference clock inputs, one LVPECL and the other LVCMOS. The REF_SEL input selects clock input to be used as the PLL's reference source.
The XRK39351 uses PLL technology to frequency lock its outputs to the clock reference input. The divider in the feedback path will determine the frequency of the VCO. The XRK39351 provides 9 LVCMOS outputs that are separated into 4 banks.Each of the separate output banks can individually divide down the VCO output frequency. This allows the XRK39351 to generate a variety of output-to-input frequency ratios (1:1, 1:2, 1:4, 2:1 and 4:1). All outputs provide LVCMOS compatible levels while driving 50 terminated transmission lines.
The input reference clock can be directly applied to the output dividers bypassing the PLL when PLL_EN input is pulled low. This is a test mode intended for system debug purposes.
The XRK39351 has an output/input frequency range of 25MHz to 200MHz with the PLL enabled and an input frequency range of 2MHz to 300MHz when the PLL is disabled (test mode).