Features: • Industry's first TotalCMOS™ PLD - both CMOS design and process technologies• Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed• High speed pin-to-pin delays of 6 ns• Ultra-low static power of less than 75 µA...
XCR5032: Features: • Industry's first TotalCMOS™ PLD - both CMOS design and process technologies• Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed&...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Description |
Min. |
Max. |
Units | |
VCC |
Supply voltage2 |
-0.5 |
7.0 |
V | |
VI |
input voltage |
-1.2 |
VCC +0.5 |
V | |
VOUT |
Output voltage |
-0.5 |
VCC +0.5 |
V | |
IIN |
Input current |
-30 |
30 |
mA | |
IOUT |
Output current |
-100 |
100 |
mA | |
TJ |
Maximum junction temperature |
40 |
150 |
||
Tstr |
soldering temperature |
-65 |
150 |
|
The XCR5032 CPLD (Complex Programmable LogicDevice) is the first in a family of CoolRunner™ CPLDs from Xilinx. These devices combine high speed and zero power in a 32 macrocell CPLD. With the FZP design technique, the XCR5032 offers true pin-to-pin speeds of 6 ns, while simultaneously delivering power that is less than 75 µA at standby without the need for "turbo bits" or other power own schemes. By replacing conventional sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing CPLD. Thesedevices are the first TotalCMOS PLDs, as they use both a CMOS process technology and the patented full CMOS FZP design technique. For 3V applications, Xilinx also offers the high speed XCR3032 CPLD that offers these features in a full 3V implementation. The Xilinx FZP CPLDs utilize the patented XPLA (eXtended Programmable Logic Array) architecture. The XPLA architecture combines the best features of both PLA and PAL type structures to deliver high speed and flexible logic allocation that results in superior ability to make design changes with fixed pinouts. The XPLA structure in each logic block provides a fast 6 ns PAL path with five dedicated product terms per output. This PAL path is joined by an additional PLA structure that deploys a pool of 32 product terms to a fully programmable OR array that can allocate the PLA product terms to any output in the logic block. This combination allows logic to be allocated efficiently throughout the logic block and supports as many as 37 product terms on an output. The speed with which logic is allocated from the PLA array to an output is only 2 ns, regardless of the number of PLA product terms used, which results in worst case tPD's of only 8 ns from any pin to any other pin. In addition, logic that is common to multiple outputs can be placed on a single PLA product term and shared across multiple outputs via the OR array, effectively increasing design density.
The XCR5032 CPLDs are supported by industry standard CAE tools (Cadence/OrCAD, Exemplar Logic, Mentor, Synopsys, Synario, Viewlogic, and Synplicity), using text (ABEL, VHDL, Verilog) and/or schematic entry. Design verification uses industry standard simulators for functional and timing simulation. Development is supported on personal computer, Sparc, and HP platforms. Device fitting uses a Xilinx developed tool, XPLA Professional (available on the Xilinx web site). The XCR5032 CPLD is reprogrammable using industry standard device programmers from vendors such as Data I/O, BP Microsystems, SMS, and others.