TMS320VC5416

Features: ` Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Memory Bus` 40-Bit Arithmetic Logic Unit (ALU) Including a40-Bit Barrel Shifter and Two Independent 40-Bit Accumulators ` 17- *17-Bit Parallel Multiplier Coupled to a 40-Bit Dedicated Adder for ...

product image

TMS320VC5416 Picture
SeekIC No. : 004525010 Detail

TMS320VC5416: Features: ` Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Memory Bus` 40-Bit Arithmetic Logic Unit (ALU) Including a40-Bit Barrel Shifter and Two Indepe...

floor Price/Ceiling Price

Part Number:
TMS320VC5416
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/1/11

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

` Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Memory Bus
` 40-Bit Arithmetic Logic Unit (ALU) Including a40-Bit Barrel Shifter and Two Independent 40-Bit Accumulators
` 17- *17-Bit Parallel Multiplier Coupled to a 40-Bit Dedicated Adder for Non-Pipelined Single-Cycle Multiply/Accumulate (MAC) Operation
` Compare, Select, and Store Unit (CSSU) for the Add/Compare Selection of the Viterbi Operator
` Exponent Encoder to Compute an Exponent Value of a 40-Bit Accumulator Value in a Single Cycle
` Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units (ARAUs)
` Data Bus With a Bus Holder Feature
` Extended Addressing Mode for 8M'16-Bit Maximum Addressable External Program Space
` 128K x 16-Bit On-Chip RAM Composed of:
Eight Blocks of 8K ´ 16-Bit On-Chip Dual-Access Program/Data RAM
Eight Blocks of 8K ´ 16-Bit On-Chip Single-Access Program RAM
` 16K ´ 16-Bit On-Chip ROM Configured for Program Memory
` Enhanced External Parallel Interface (XIO2)
` Single-Instruction-Repeat and Block-Repeat Operations for Program Code
` Block-Memory-Move Instructions for Better Program and Data Management
` Instructions With a 32-Bit Long Word Operand
` Instructions With Two- or Three-Operand Reads
` Arithmetic Instructions With Parallel Store and Parallel Load
` Conditional Store Instructions
` Fast Return From Interrupt
` On-Chip Peripherals
      Software-Programmable Wait-State Generator and Programmable Bank-Switching
      On-Chip Programmable Phase-Locked Loop (PLL) Clock Generator With External Clock Source
      One 16-Bit Timer
      Six-Channel Direct Memory Access (DMA) Controller
      Three Multichannel Buffered Serial Ports (McBSPs)
      8/16-Bit Enhanced Parallel Host-Port Interface (HPI8/16)
` Power Consumption Control With IDLE1, IDLE2, and IDLE3 Instructions With Power-Down Modes
` CLKOUT Off Control to Disable CLKOUT
` On-Chip Scan-Based Emulation Logic, IEEE Std 1149.1 (JTAG) Boundary Scan Logic(1)
` 144-Pin Ball Grid Array (BGA)(GGU Suffix)
` 144-Pin Low-Profile Quad Flatpack (LQFP)(PGE Suffix)
` 6.25-ns Single-Cycle Fixed-Point Instruction Execution Time (160 MIPS)
` 8.33-ns Single-Cycle Fixed-Point Instruction Execution Time (120 MIPS)
` 3.3-V I/O Supply Voltage (160 and 120 MIPS)
` 1.6-V Core Supply Voltage (160 MIPS)
` 1.5-V Core Supply Voltage (120 MIPS)



Pinout

  Connection Diagram


Specifications

DVDD Supply voltage I/O range 0.3 V to 4.0 V
CVDD Supply voltage core range 0.3 V to 2.0 V
VI Input voltage range 0.3 V to 4.5 V
VO Output voltage range 0.3 V to 4.5 V
TC Operating case temperature range 40 to 100
Tstg Storage temperature range 55 to 150



Description

The TMS320VC5416 fixed-point, digital signal processor (DSP) TMS320VC5416 (hereafter referred to as the device unless otherwise specified) is based on an advanced modified Harvard architecture that has one program memory bus and three data memory buses. This processor TMS320VC5416 provides an arithmetic logic unit (ALU) with a high degree of parallelism, application-specific hardware logic, on-chip memory, and additional on-chip peripherals. The basis of the operational flexibility and speed of this DSP is a highly specialized instruction set.

Separate program and data spaces allow simultaneous access to program instructions and data, providing a high degree of parallelism. Two read operations and one write operation can be performed in a single cycle. Instructions with parallel store and application-specific instructions can fully utilize this architecture. In addition, data can be transferred between data and program spaces. Such parallelism supports a powerful set of arithmetic, logic, and bit-manipulation operations that can all be performed in a single machine cycle. The device also includes the control mechanisms to manage interrupts, repeated operations, and function calls.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Optical Inspection Equipment
Semiconductor Modules
Memory Cards, Modules
Power Supplies - External/Internal (Off-Board)
Cables, Wires
Hardware, Fasteners, Accessories
View more