TMS320C6414T

Features: ` Highest-Performance Fixed-Point DSPs − 1.67-/1.39-/1.17-/1-ns Instruction Cycle − 600-/720-/850-MHz, 1-GHz Clock Rate − Eight 32-Bit Instructions/Cycle − Twenty-Eight Operations/Cycle − 4800, 5760, 6800, 8000 MIPS − Fully Software-Compatible With C62...

product image

TMS320C6414T Picture
SeekIC No. : 004524918 Detail

TMS320C6414T: Features: ` Highest-Performance Fixed-Point DSPs − 1.67-/1.39-/1.17-/1-ns Instruction Cycle − 600-/720-/850-MHz, 1-GHz Clock Rate − Eight 32-Bit Instructions/Cycle − Twenty-E...

floor Price/Ceiling Price

Part Number:
TMS320C6414T
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/1/11

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

` Highest-Performance Fixed-Point DSPs
  − 1.67-/1.39-/1.17-/1-ns Instruction Cycle
  − 600-/720-/850-MHz, 1-GHz Clock Rate
  − Eight 32-Bit Instructions/Cycle
  − Twenty-Eight Operations/Cycle
  − 4800, 5760, 6800, 8000 MIPS
  − Fully Software-Compatible With C62x
  − C6414/15/16 Devices Pin-Compatible
  − Extended Temperature Devices Available
`VelociTI.2™ Extensions to VelociTI™Advanced Very-Long-Instruction-Word
  (VLIW) TMS320C64x™ DSP Core
  − Eight Highly Independent Functional
  Units With VelociTI.2 Extensions:
  − Six ALUs (32-/40-Bit), Each Supports
  Single 32-Bit, Dual 16-Bit, or Quad
  8-Bit Arithmetic per Clock Cycle
  − Two Multipliers Support
  Four 16 x 16-Bit Multiplies
  (32-Bit Results) per Clock Cycle or
  Eight 8 x 8-Bit Multiplies
  (16-Bit Results) per Clock Cycle
  − Non-Aligned Load-Store Architecture
  − 64 32-Bit General-Purpose Registers
  − Instruction Packing Reduces Code Size
  − All Instructions Conditional
`Instruction Set Features
  − Byte-Addressable (8-/16-/32-/64-Bit Data)
  − 8-Bit Overflow Protection
  − Bit-Field Extract, Set, Clear
  − Normalization, Saturation, Bit-Counting
  − VelociTI.2™ Increased Orthogonality
`VCP [C6416T Only]
  − Supports Over 833 7.95-Kbps AMR
  − Programmable Code Parameters
`TCP [C6416T Only]
  − Supports up to 10 2-Mbps or
  60 384-Kbps 3GPP (6 Iterations)
  − Programmable Turbo Code and
  Decoding Parameters
`L1/L2 Memory Architecture
  − 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
  − 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
  − 8M-Bit (1024K-Byte) L2 Unified Mapped
  RAM/Cache (Flexible Allocation)
`Two External Memory Interfaces (EMIFs)
  − One 64-Bit (EMIFA), One 16-Bit (EMIFB)
  − Glueless Interface to Asynchronous
  Memories (SRAM and EPROM) and
  Synchronous Memories (SDRAM,
  SBSRAM, ZBT SRAM, and FIFO)
  − 1280M-Byte Total Addressable External Memory Space
`Enhanced Direct-Memory-Access (EDMA)
  Controller (64 Independent Channels)
`Host-Port Interface (HPI)
  − User-Configurable Bus Width (32-/16-Bit)
`32-Bit/33-MHz, 3.3-V PCI Master/Slave
  Interface Conforms to PCI Specification 2.2 [C6415T/C6416T]
− Three PCI Bus Address Registers:
  Prefetchable Memory
  Non-Prefetchable Memory I/O
  − Four-Wire Serial EEPROM Interface
  − PCI Interrupt Request Under DSP
  Program Control
  − DSP Interrupt Via PCI I/O Cycle
`Three Multichannel Buffered Serial Ports
  − Direct Interface to T1/E1, MVIP, SCSA Framers
  − Up to 256 Channels Each
  − ST-Bus-Switching-, AC97-Compatible
  − Serial Peripheral Interface (SPI)
  Compatible (Motorola)
`Three 32-Bit General-Purpose Timers
`UTOPIA [C6415T/C6416T]
  − UTOPIA Level 2 Slave ATM Controller
  − 8-Bit Transmit and Receive Operations
  up to 50 MHz per Direction
  − User-Defined Cell Format up to 64 Bytes
`Sixteen General-Purpose I/O (GPIO) Pins
`Flexible PLL Clock Generator
`IEEE-1149.1 (JTAG†)
  Boundary-Scan-Compatible
`532-Pin Ball Grid Array (BGA) Package
  (GLZ and ZLZ Suffixes), 0.8-mm Ball Pitch
`0.09-m/7-Level Cu Metal Process (CMOS)
`3.3-V I/Os, 1.1-V Internal (600 MHz)
`3.3-V I/Os, 1.2-V Internal (720/850 MHZ, 1GHz)



Specifications

Supply voltage ranges: CVDD (see Note 1) . . . . . − 0.5 V to 1.5 V
DVDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . .. . −0.5 V to 4.4 V
Input voltage ranges: (except PCI), VI . . . . . . . . . −0.5 V to 4.4 V
(PCI), VIP [C6415T and C6416T only] . . . . −0.5 V to DVDD + 0.5 V
Output voltage ranges: (except PCI), VO . . . . . .  . −0.5 V to 4.4 V
(PCI), VOP [C6415T and C6416T only] .  . . −0.5 V to DVDD + 0.5 V
Operating case temperature ranges, TC: (default) .. . . 0 to 90
(A version) [A-600, A-720, A−850 only] . . . .  . . . . . −40 to105
Storage temperature range, Tstg . . . . . . .  . . . . . . −65 to 150



Description

The TMS320C64x™DSPs (including the TMS320C6414T, TMS320C6415T, and TMS320C6416T devices†) are the highest-performance fixed-point DSP generation in the TMS320C6000™DSP platform. TheTMS320C64x™ (C64x) device is based on the second-generation high-performance, advanced VelociTI™very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), akingthese DSPs an excellent choice for wireless infrastructure applications. The C64x is a code-compatible member of the C6000™ DSP platform.

With performance of up to 8000 million instructions per second (MIPS) at a clock rate of 1 GHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs)- with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI™ architecture. The C64x can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 4000 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 8000 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.

The C6416T device has two high-performance embedded coprocessors [Viterbi Decoder Coprocessor (VCP) and Turbo DecoderCoprocessor (TCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 833 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to sixty 384-Kbps or ten 2-Mbps turbo encoded channels (assuming 6 iterations).

The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters such as the number of iterations and stopping criteria are also programmable.

Communications between the VCP/TCP and the CPU are carried out through the EDMA controller. The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 8-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes three multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port [C6415T/C6416T only]; three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI)[C6415T/C6416T only]; a general-purpose input/output port (GPIO) with 16 GPIO pins; and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB‡), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals.

The C64x has a complete set of development tools which includes: an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Power Supplies - Board Mount
Hardware, Fasteners, Accessories
Integrated Circuits (ICs)
Cables, Wires
Sensors, Transducers
Cables, Wires - Management
View more