Features: • 1250 MHz (Gigabit Ethernet) operating rate - Half rate operation• IEEE 802.3z Gigabit Ethernet Compatible• Dual Transmitter with phase-locked loop (PLL) clock synthesis from low speed reference• Dual Receiver PLL provides clock and data recovery• Internall...
S2202: Features: • 1250 MHz (Gigabit Ethernet) operating rate - Half rate operation• IEEE 802.3z Gigabit Ethernet Compatible• Dual Transmitter with phase-locked loop (PLL) clock synthesis...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Parameter |
Min |
Typ |
Max |
Units |
Storage Temperature |
-65 |
|
150 |
° C |
Voltage on VDD with Respect to GND |
-0.5 |
|
+5.0 |
V |
Voltage on any TTL Input Pin |
-0.5 |
|
3.47 |
V |
Voltage on any PECL Input Pin |
0 |
|
VDD |
V |
TTL Output Sink Current |
8 |
mA | ||
TTL Output Source Current |
8 |
mA | ||
High Speed PECL Output Source Current |
25 |
mA | ||
ESD Sensitivity 1 |
Over 500 V |
The S2202 facilitates high-speed serial transmission of data in a variety of applications including Gigabit Ethernet, serial backplanes, and proprietary point to point links. The chip provides two separate transceivers which are operated individually for a data capacity of >2 Gbps.
Each bi-directional channel provides parallel-to-serial and serial-to-parallel conversion, clock generation/ recovery, and framing. The on-chip transmit PLL synthesizes the high-speed clock from a low-speed reference. The on-chip dual receive PLL is used for clock recovery and data re-timing on the two independent data inputs. The transmitter and receiver each support differential PECL-compatible I/O for copper or fiber optic component interfaces with excellent signal integrity. Local loopback mode allows for system diagnostics. The chip requires a 3.3V power supply and dissipates 1.85 watts.
Figure 1 shows the S2202 and S2002 in a Gigabit Ethernet application. Figure 2 summarizes the input/ output signals of the device. Figures 3 and 4 show the transmit and receive block diagrams, respectively.