QS5LV931

Features: • 3.3V operation• JEDEC LVTTL compatible level• Clock input is 5V tolerant• Q outputs, Q/2 output• <300ps output skew, Q0Q4• Outputs 3-state and reset while OE/RST low• PLL disable feature for low frequency testing• Internal loop filter ...

product image

QS5LV931 Picture
SeekIC No. : 004468533 Detail

QS5LV931: Features: • 3.3V operation• JEDEC LVTTL compatible level• Clock input is 5V tolerant• Q outputs, Q/2 output• <300ps output skew, Q0Q4• Outputs 3-state and rese...

floor Price/Ceiling Price

Part Number:
QS5LV931
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/9/26

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• 3.3V operation
• JEDEC LVTTL compatible level
• Clock input is 5V tolerant
• Q outputs, Q/2 output
• <300ps output skew, Q0Q4
• Outputs 3-state and reset while OE/RST low
• PLL disable feature for low frequency testing
• Internal loop filter RC network
• Internal VCO/2 option
• Balanced drive outputs ±24mA
• ESD >2000V
• 80MHz maximum frequency
• Available in QSOP package



Pinout

  Connection Diagram


Description

The QS5LV931 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to a reference clock input. Six outputs are available: Q0Q4, Q/2. Careful layout and design ensure <300ps skew between the Q0Q4, and Q/2 outputs. The QS5LV931 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The QS5LV931 is designed for use in cost sensitive high-performance computing systems, workstations, multi-board computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks. In the QSOP package, the QS5LV931 clock driver represents the best value in small form factor, high-performance clock management products.
 
For more information on PLL clock driver products, see Application Note AN-227.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
View more