Features: • Operating voltage range: 2.0V to 3.6V• 5.5V tolerant input (digital pins only)• On-chip 2.5V regulator• Low-power, high-speed CMOS Flash technology• C compiler optimized architecture:- Optional extended instruction set designed to optimize re-entrant code&...
PIC18F65J10: Features: • Operating voltage range: 2.0V to 3.6V• 5.5V tolerant input (digital pins only)• On-chip 2.5V regulator• Low-power, high-speed CMOS Flash technology• C compi...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
SpecificationsDescriptionThe PIC1018SCL is one member of the PIC1018 family which is designed as o...
Parameter Name | Value |
Program Memory Type | Flash |
Program Memory (KB) | 32 |
CPU Speed (MIPS) | 10 |
RAM Bytes | 2,048 |
Digital Communication Peripherals | 2-A/E/USART, 2-MSSP(SPI/I2C) |
Capture/Compare/PWM Peripherals | 2 CCP, 3 ECCP |
Timers | 2 x 8-bit, 3 x 16-bit |
ADC | 11 ch, 10-bit |
Comparators | 2 |
Temperature Range (C) | -40 to 85 |
Operating Voltage Range (V) | 2 to 3.6 |
Pin Count | 64 |
Ambient temperature under bias........................................-40°C to +125°C
Storage temperature ........................................................ -65°C to +150°C
Voltage on any digital-only I/O pin with respect to VSS (except VDD and MCLR) .... -0.3V to 5.5V
Voltage on any combined digital and analog pin with respect to VSS (except VDD and MCLR).... -0.3V to (VDD + 0.3V)
Voltage on VDDCORE with respect to VSS................................ -0.3V to 2.75V
Voltage on VDD with respect to VSS ......................................... -0.3V to 3.6V
Voltage onMCLR with respect to VSS (Note 2) ............................. 0V to 3.6V
Total power dissipation (Note 1) ............................................................1.0W
Maximum current out of VSS pin .........................................................300 mA
Maximum current into VDD pin ............................................................250 mA
Input clamp current, IIK (VI < 0 or VI > VDD)..................................... ±20 mA
Output clamp current, IOK (VO < 0 or VO > VDD) .............................. ±20 mA
Maximum output current sunk by PORTB and PORTC I/O pins.................25 mA
Maximum output current sunk by PORTD, PORTE and PORTJ I/O pins .......8 mA
Maximum output current sunk by PORTA, PORTF, PORTG and PORTH I/O pins .......2 mA
Maximum output current sourced by PORTB and PORTC I/O pins .........................25 mA
Maximum output current sourced by PORTD, PORTE and PORTJ I/O pins.................8 mA
Maximum output current sourced by PORTA, PORTF, PORTG and PORTH I/O pins ...2 mA
Maximum current sunk by all ports .........................................................200 mA
Maximum current sourced by all ports .....................................................200 mA
Note 1: Power dissipation is calculated as follows:
Pdis = VDD x {IDD IOH} + {(VDD VOH) x IOH} + (VOL x IOL)
2: Voltage spikes below VSS at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up.Thus, a series resistor of 50-100 should be used when applying a "low" level to theMCLR pin, rather than pulling this pin directly to VSS.