Features: • 400 MHz DDR operation (800 Mb/s/pin data rate)• Organization 8 Meg x 36, 16 Meg x 18, and 32 Meg x 9 8 banks• Cyclic bank switching for maximum bandwidth• Reduced cycle time (20ns at 400 MHz)• Nonmultiplexed addresses (address multiplexing option available...
MT49H8M36: Features: • 400 MHz DDR operation (800 Mb/s/pin data rate)• Organization 8 Meg x 36, 16 Meg x 18, and 32 Meg x 9 8 banks• Cyclic bank switching for maximum bandwidth• Reduced...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • 2.5V VEXT, 1.8V VDD, 1.8V VDDQ I/O• Cyclic bank addressing for maximum dat...
Features: • 400 MHz DDR operation (800 Mb/s/pin data rate)• Organization 8 Meg x 36, 1...
Parameter |
Min |
Max |
Units |
Notes |
Storage temperature |
-55 |
+150 |
°C |
|
I/O voltage |
-0.3V |
VDDQ + 0.3 |
V |
|
Voltage on VEXT supply relative to VSS |
-0.3 |
+2.8 |
V |
|
Voltage on VDD supply relative to VSS |
-0.3 |
+2.1 |
V |
|
Voltage on VDDQ supply relative to VSS |
-0.3 |
+2.1 |
V |
|
Junction temperature |
110 |
°C |
1 |
The Micron® 288Mb reduced latency DRAM (RLDRAM®) II MT49H8M36 is a high-speed memory device designed for high bandwidth communication data storage-telecommunications, networking, and cache applications, etc. The MT49H8M36's 8-bank architecture is optimized for high speed and achieves a peak bandwidth of 28.8 Gb/s, using a 36-bit interface and a maximum system clock of 400 MHz.
The double data rate (DDR) interface of MT49H8M36 transfers two 36-, 18-, or 9-bit wide data word per clock cycle at the I/O pins. Output data is referenced to the free-running output data clock.
Commands, addresses, and control signals of MT49H8M36 are registered at every positive edge of the differential input clock, while input data is registered at both positive and negative edges of the input data clock(s).
Read and write accesses to the RLDRAM MT49H8M36 are burst-oriented. The burst length is programmable from 2, 4, or 81 by setting the mode register.
The MT49H8M36 is supplied with 2.5V and 1.8V for the core and 1.5V or 1.8V for the output drivers.
Bank-scheduled refresh of MT49H8M36 is supported with row address generated internally. A standard BGA 144-ball package is used to enable ultra high-speed data transfer rates and a simple upgrade path from former products.
Notes: 1. Burst of 8 on x18 and x9 devices only.