Features: • Single power supply : 3.3 V ±0.3 V• 512 Rows × 512 Columns ×8 bits• Fast FIFO (First-In First-Out) operation• High speed asynchronous serial access Read/write cycle time 30 ns/40 ns Access time 30 ns/35 ns• Functional compatibility with OKI MSM51V4221CR...
MSM51V8221A: Features: • Single power supply : 3.3 V ±0.3 V• 512 Rows × 512 Columns ×8 bits• Fast FIFO (First-In First-Out) operation• High speed asynchronous serial access Read/write cyc...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: · 1,048,576-word × 1-bit configuration· Single 5 V power supply, ±10% tolerance· Input :...
Features: • 1,048,576-word ´ 16-bit configuration• Single 5 V power supply, ±10%...
Parameter | Symbol | Condition | Rating | Unit |
Input Output Voltage | VT | at Ta = 25°C, VSS | 1.0 to 4.6 | V |
Output Current | IOS | Ta = 25°C | 50 | mA |
Power Dissipation | PD | Ta = 25°C | 1 | W |
Operating Temperature | Topr | - | 0 to 70 | °C |
Storage Temperature | Tstg | - | 55 to 150 | °C |
The OKI MSM51V8221A is a high performance 2-Mbit, 256K×8-bit, Field Memory. It is designed for high-speed serial access applications such as HDTVs, conventional NTSC TVs, VTRs, digital movies and Multi-media systems. It is a FRAM for wide or low end use as general commodity TVs and VTRs, exclusively. The MSM51V8221A is not designed for the other use or high end use in medical systems, professional graphics systems which require long term picture, and data storage systems and others. The 2-Mbit capacity fits one field of a conventional NTSC TV screen.
Each of the 8-bit planes has separate serial write and read ports. These employ independent control clocks to support asynchronous read and write operations. Different clock rates are also supported, which allow alternate data rates between write and read data streams.
The MSM51V8221A provides high speed FIFO, First-In First-Out, operation without external refreshing: it refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic.
The MSM51V8221A's function is simple, and similar to a digital delay device whose delay-bit-length is easily set by reset timing. The delay length, and the number of read delay clocks between write and read, is determined by externally controlled write and read reset timings.
Additional SRAM serial registers, or line buffers for the initial access of 256 ×8-bit enable high speed first-bit-access with no clock delay just after the write or read reset timings.
The MSM51V8221A is similar in operation and functionality to OKI 1-Mbit Field Memory MSM51V4221C. It has a write mask function or input enable function (IE), and read-data skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments, but IE and OE cannot stop the increment, when write/read clocking is continuously applied to MSM51V8221A. The input enable (IE) function allows the user to write into selected locations of the memory only, leaving the rest of the memory contents unchanged. This
facilitates data processing to display a "picture in picture" on a TV screen.