MCM69F536C

Features: • MCM69F618C8.5 = 8.5 ns Access / 12 ns Cycle MCM69F618C9 = 9 ns Access / 12 ns Cycle MCM69F618C10 = 10 ns Access / 15 ns Cycle MCM69F618C12= 12 ns Access / 16.6 ns Cycle• Single 3.3 V + 10%, 5% Power Supply• ADSP, ADSC, and ADV Burst Control Pins• Selectable Bur...

product image

MCM69F536C Picture
SeekIC No. : 004417901 Detail

MCM69F536C: Features: • MCM69F618C8.5 = 8.5 ns Access / 12 ns Cycle MCM69F618C9 = 9 ns Access / 12 ns Cycle MCM69F618C10 = 10 ns Access / 15 ns Cycle MCM69F618C12= 12 ns Access / 16.6 ns Cycle• Sing...

floor Price/Ceiling Price

Part Number:
MCM69F536C
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• MCM69F618C8.5 = 8.5 ns Access / 12 ns Cycle
MCM69F618C9 = 9 ns Access / 12 ns Cycle
MCM69F618C10 = 10 ns Access / 15 ns Cycle
MCM69F618C12= 12 ns Access / 16.6 ns Cycle
• Single 3.3 V + 10%, 5% Power Supply
• ADSP, ADSC, and ADV Burst Control Pins
• Selectable Burst Sequencing Order (Linear/Interleaved)
• Internally SelfTimed Write Cycle
• Byte Write and Global Write Control
• 5 V Tolerant on all Pins (Inputs and I/Os)
• 100Pin TQFP Package



Pinout

  Connection Diagram


Description

The MCM69F536C is a 1Mbit synchronous fast static RAM designed to provide a burstable, high performance, secondary cache for the 68K Family, PowerPC™, 486, i960™, and Pentium™ microprocessors. It is organized as 64K words of 18 bits each. This device integrates input registers, a 2bit address counter, and high speed SRAM onto a single monolithic circuit for reduced parts count in cache data RAM applications. Synchronous design allows precise cycle control with the use of an external clock (K). BiCMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

Addresses (SA), data inputs (DQx), and all control signals except output enable (G) and Linear Burst Order (LBO) are clock (K) controlled through positiveedgetriggered noninverting registers.

Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst addresses can be generated internally by the MCM69F618C (burst sequence operates in linear or interleaved mode dependent upon the state of LBO) and controlled by the burst address advance (ADV) input pin.

Write cycles are internally selftimed and initiated by the rising edge of the clock (K) input. This feature eliminates complex offchip write pulse generation and provides increased timing flexibility for incoming signals.

Synchronous byte write (SBx), synchronous global write (SGW), and synchronouswrite enable SW are provided to allow writes to either individual bytes or to both bytes. The two bytes are designated as "a" and "b". SBa controls DQa and SBb controls DQb. Individual bytes are written if the selected byte writes SBx are asserted with SW. Both bytes are written if either SGW is asserted or if all SBx and SW are asserted.

For read cycles, a flowthrough SRAM allows output data to simply flow freely from the memory array.

The MCM69F618C operates from a 3.3 V power supply and all inputs and outputs are LVTTL compatible and 5 V tolerant.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Boxes, Enclosures, Racks
Connectors, Interconnects
Soldering, Desoldering, Rework Products
Test Equipment
Fans, Thermal Management
Audio Products
View more