MBM29LV160B-80/-90/-12

Features: *Single 3.0 V read, program and eraseMinimizes system level power requirements*Compatible with JEDEC-standard commandsUses same software commands as E2PROMs*Compatible with JEDEC-standard world-wide pinouts48-pin TSOP (I) (Package suffix: PFTN-Normal Bend Type, PFTR-Reversed Bend Type)46...

product image

MBM29LV160B-80/-90/-12 Picture
SeekIC No. : 004414149 Detail

MBM29LV160B-80/-90/-12: Features: *Single 3.0 V read, program and eraseMinimizes system level power requirements*Compatible with JEDEC-standard commandsUses same software commands as E2PROMs*Compatible with JEDEC-standard ...

floor Price/Ceiling Price

Part Number:
MBM29LV160B-80/-90/-12
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

*Single 3.0 V read, program and erase
Minimizes system level power requirements
*Compatible with JEDEC-standard commands
Uses same software commands as E2PROMs
*Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP (I) (Package suffix: PFTN-Normal Bend Type, PFTR-Reversed Bend Type)
46-pin SON (Package suffix: PN)
48-pin CSOP (Package suffix: PCV)
48-ball FBGA (Package suffix: PBT)
*Minimum 100,000 program/erase cycles
*High performance 80 ns maximum access time
*Sector erase architecture
One 8K word, two 4K words, one 16K word, and thirty-one 32K words sectors in word mode
One 16K byte, two 8K bytes, one 32K byte, and thirty-one 64K bytes sectors in byte mode
Any combination of sectors can be concurrently erased. Also supports full chip erase
*Boot Code Sector Architecture
T = Top sector
B = Bottom sector
*Embedded EraseTM Algorithms
Automatically pre-programs and erases the chip or any sector
*Embedded programTM Algorithms
Automatically programs and verifies data at specified address
*Data Polling and Toggle Bit feature for detection of program or erase cycle completion
*Ready/Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
*Automatic sleep mode
When addresses remain stable, automatically switches themselves to low power mode
*Low VCC write inhibit 2.5 V



Specifications

Ambient Temperature (TA)
MBM29LV160T/B-80 .................................................................................20°C to +70°C
MBM29LV160T/B-90/-12...........................................................................40°C to +85°C
VCC Supply Voltages
MBM29LV160T/B-80 .................................................................................+3.0 V to +3.6 V
MBM29LV160T/B-90/-12...........................................................................+2.7 V to +3.6 V



Description

The MBM29LV160B-80/-90/-12 is a 16M-bit, 3.0 V-only Flash memory organized as 2M bytes of 8 bits each or 1M words of 16 bits each. The MBM29LV160T/B is offered in a 48-pin TSOP (I), 46-pin SON, 48-pin CSOP and 48-ball FBGA packages. The device is designed to be programmed in-system with the standard system 3.0 V VCC supply. 12.0 V VPP and 5.0 V VCC are not required for write or erase operations. The device can also be reprogrammed in standard EPROM programmers.

The standard MBM29LV160B-80/-90/-12 offers access times of 80 ns and 120 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable (CE), write The MBM29LV160T/B is pin and command set compatible with JEDEC standard E2PROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from 5.0 V and 12.0 V Flash or EPROM devices.enable (WE), and output enable (OE) controls.

The MBM29LV160B-80/-90/-12 is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margins. Typically, each sector can be programmed and verified in about 0.5 seconds. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Eras Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths an verifies proper cell margins.

Any individual sector is typically erased and verified in 1.0 second. (If already preprogrammed.)

The device also features a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. The MBM29LV160B-80/-90/-12 is erased when shipped from the factory.

The device features single 3.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low VCC detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ7,by the Toggle Bit feature on DQ6, or the RY/BY output pin. Once the end of a program or erase cycle has been comleted, the device internally resets to the read mode.

The MBM29LV160B-80/-90/-12 also has a hardware RESET pin. When this pin is driven low, execution of any Embedded Program Algorithm or Embedded Erase Algorithm is terminated. The internal state machine is then reset to the read mode. The RESET pin may be tied to the system reset circuitry. Therefore, if a system reset occurs during the Embedded Program Algorithm or Embedded Erase Algorithm, the device is automatically reset to the read mode and will have erroneous data stored in the address locations being programmed or erased. These locations
need re-writing after the Reset. Resetting the device enables the system's microprocessor to read the boot-up firmware from the Flash memory.

Fujitsu's Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability, and cost effectiveness. The MBM29LV160B-80/-90/-12 memory electrically erases all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM programming mechanism of hot electron injection.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
RF and RFID
Boxes, Enclosures, Racks
Power Supplies - External/Internal (Off-Board)
Soldering, Desoldering, Rework Products
Line Protection, Backups
View more