Features: ` SUPPLY VOLTAGE VDD = 3.0V to 3.6V for Program, Erase and Read VDDQ = VDDQIN = 1.6V to 3.6V for I/O Buffers` HIGH PERFORMANCE Access Time: 45, 55 and 60ns 75MHz Effective Zero Wait-State Burst Read Synchronous Burst Reads Asynchronous Page Reads` MEMORY ORGANIZATION Eight 64 Kbit s...
M58BW032BB: Features: ` SUPPLY VOLTAGE VDD = 3.0V to 3.6V for Program, Erase and Read VDDQ = VDDQIN = 1.6V to 3.6V for I/O Buffers` HIGH PERFORMANCE Access Time: 45, 55 and 60ns 75MHz Effective Zero Wait-St...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: 1.SUPPLY VOLTAGE ` VDD = 2.7V to 3.6V for Program, Erase and Read ` VDDQ = VDDQIN = 2.4V...
` SUPPLY VOLTAGE
VDD = 3.0V to 3.6V for Program, Erase and Read
VDDQ = VDDQIN = 1.6V to 3.6V for I/O Buffers
` HIGH PERFORMANCE
Access Time: 45, 55 and 60ns
75MHz Effective Zero Wait-State Burst Read
Synchronous Burst Reads
Asynchronous Page Reads
` MEMORY ORGANIZATION
Eight 64 Kbit small parameter Blocks
Four 128Kbit large parameter Blocks (of which one is OTP)
Sixty-two 512Kbit main Blocks
` HARDWARE BLOCK PROTECTION
WP pin Lock Program and Erase
VPEN signal for Program/Erase Enable
` SOFTWARE BLOCK PROTECTION
Tuning Protection to Lock Program and Erase with 64-bit User Programmable Password (M58BW032B version only)
` SECURITY
64-bit Unique Device Identifier (UID)
`FAST PROGRAMMING
Write to Buffer and Program capability
` OPTIMIZED FOR FDI DRIVERS
Common Flash Interface (CFI)
Fast Program/Erase Suspend feature in each block
` LOW POWER CONSUMPTION
100A Typical Standby
` ELECTRONIC SIGNATURE
Manufacturer Code: 20h
Top Device Code M58BW032xT: 8838h
Bottom Device Code M58BW032xB:8837h
` OPERATING TEMPERATURE RANGE
Automotive (Grade 3): 40 to 125°C
Industrial (Grade 6): 40 to 90°C
Stressing the device above the ratings listed in Table 12., Absolute Maximum Ratings, may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.
Symbol |
Parameter |
Value |
Unit | |
Min |
Nax | |||
TBIAS |
Temperature Under Bias |
-40 |
125 |
°C |
TSTG |
Storage Temperature |
-55 |
155 |
°C |
TLEAD |
Lead Temperature during Soldering(1) |
TBD |
°C | |
VIO |
Input or Output Voltage |
-0.6 |
VDDQ+0.6 |
V |
VDD,VDDQ,VDDQIN |
Supply Voltage |
-0.6 |
4.2 |
V |
The M58BW032B/D is a 32Mbit non-volatile Flash memory that can be erased electrically at the block level and programmed in-system on a Double-Word basis using a 3.0V to 3.6V VDD supply for the circuit and a VDDQ supply down to 1.6V for the Input and Output buffers.
The devices M58BW032B/D support Asynchronous (Latch Controlled and Page Read) and Synchronous Bus operations.The Synchronous Burst Read Interface allows a high data transfer rate controlled by the Burst Clock, K, signal. It is capable of bursting fixed or unlimited lengths of data. The burst type,latency and length are configurable and can be
easily adapted to a large variety of system clock frequencies and microprocessors. All Writes are Asynchronous. On power-up the memory defaults to Read mode with an Asynchronous Bus.
The device M58BW032B/D features an asymmetrical block architecture.The M58BW032B/D has an array of 62 main blocks of 512 Kbits each, plus 4 large parameter blocks of 128Kbits each and 8 small parameter blocks of 64 Kbits each. The large and small parameter blocks are located either at the top (M58BW032BT, M58BW032DT) or at the bottom (M58BW032BB, M58BW032DB) of the address space. The first large parameter block is referred to as Boot Block and can be used either to store a boot code or parameters. The memory array organization is detailed in Tables 2, Top Boot Block Addresses and 3, Bottom Boot Block Addresses.
M58BW032B/D Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a Program or Erase operation can be detected and
any error conditions identified in the Status Register.The command set required to control the memory is consistent with JEDEC standards.
M58BW032B/D Erase can be suspended in order to perform either Read or Program in any other block and then resumed.Program can be suspended to Read data in any other block and then resumed. Each block can be programmed and erased over 100,000 cycles.
M58BW032B/D All blocks are protected during power-up. The M58BW032B features four different levels of hardware and software block protection to avoid unwanted program/erase operations:
Write/Protect Enable input, WP, provides a hardware protection of a combination of blocks from program or erase operations. The Block Protection configuration can be defined individually by issuing a Set Block Protection
Configuration Register or Clear Block Protection Configuration Register commands.
All Program or Erase operations are blocked when Reset,, is held low.
A Program/Erase Enable input, VPEN, is used to protect all blocks, preventing Program and Erase operations from affecting their data.
The Program and Erase commands can be
password protected by the Tuning Protection command.The M58BW032D offers the same protection features
with the exception of the Tuning Block Protection which is disabled in the factory.
A Reset/Power-down mode is entered when the RP input is Low. In this mode the power consumption is reduced to the standby level, the device is write protected and both the Status and Burst Configuration Registers are cleared. A recovery time is required when the RP input goes High.
A manufacturer and device code are available.They can be read from the memory allowing programming equipment or applications to automatically match their interface to the characteristics of the memory.
Finally, the M58BW032B/D features a Unique Device Identifier (UID) which is programmed by ST. It is unique for each die and can be used to implement cryptographic algorithms to improve security.
The M58BW032B/D memory is offered in PQFP80 (14 x 20mm) and LBGA80 (1.0mm pitch) packages and it is supplied with all the bits erased (set to '1').