Features: · Vdd=Vddq=2.5V ± 0.2V· Double data rate architecture; two data transfers per clock cycle· Bidirectional, data strobe (DQS) is transmitted/received with data· Differential clock inputs (CLK and /CLK)· DLL aligns DQ and DQS transitions· Commands are entered on each positive CLK edge;· dat...
M2S12D30TP: Features: · Vdd=Vddq=2.5V ± 0.2V· Double data rate architecture; two data transfers per clock cycle· Bidirectional, data strobe (DQS) is transmitted/received with data· Differential clock inputs (CL...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: · Vdd=Vddq=2.5V ± 0.2V· Double data rate architecture; two data transfers per clock cycl...
Symbol |
Parameter |
Conditions |
Ratings |
Unit |
Vdd | Supply Voltage |
with respect to Vss |
-0.5 ~ 3.7 |
V |
VddQ | Supply Voltage for Output |
with respect to VssQ |
-0.5 ~ 3.7 |
V |
VI | Input Voltage |
with respect to Vss |
-0.5 ~ Vdd+0.5 |
V |
VO | Output Voltage |
with respect to VssQ |
-0.5~ VddQ+0.5 |
V |
IO | Output Current |
50 |
mA | |
Pd | Power Dissipation |
Ta = 25 |
1000 |
mW |
Topr | Operating Temperature |
0 ~ 70 |
||
Tstg | Storage Temperature |
-65 ~ 150 |
M2S12D30TP is a 4-bank x 33,554,432-word x 4-bit, M2S12D30TP is a 4-bank x 16,777,216-word x 8-bit, double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobes, and output data and data strobe are referenced on both edges of CLK. The M2S12D30TP achieve very high speed data rate up to 133MHz, and are suitable for main memory in computer systems.