Features: • Packaged in 16 pin SOIC (Pb free)• Uses fundamental 10 - 27 MHz crystal, or clock• Patented PLL with the lowest phase noise• Output clocks up to 170 MHz at 3.3 V• Low phase noise: -132 dBc/Hz at 10 kHz• Output Enable function tri states outputs•...
ICS601-02: Features: • Packaged in 16 pin SOIC (Pb free)• Uses fundamental 10 - 27 MHz crystal, or clock• Patented PLL with the lowest phase noise• Output clocks up to 170 MHz at 3.3 V&...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
• Packaged in 16 pin SOIC (Pb free)
• Uses fundamental 10 - 27 MHz crystal, or clock
• Patented PLL with the lowest phase noise
• Output clocks up to 170 MHz at 3.3 V
• Low phase noise: -132 dBc/Hz at 10 kHz
• Output Enable function tri states outputs
• Low jitter - 18 ps one sigma
• Full swing CMOS outputs with 25 mA drive capability at TTL levels
• Advanced, low power, sub-micron CMOS process
• Industrial temperature
• 3.3 V or 5 V core VDD. Output clock can operate down to 2.5 V
Parameter |
Conditions |
Minimum |
Typical |
Maximum |
Units |
ABSOLUTE MAXIMUM RATINGS (note 1) | |||||
Supply voltage, VDD |
Referenced to GND |
7 |
V | ||
Inputs and Clock Outputs |
Referenced to GND |
-0.5 |
VDD+0.5 |
V | |
Ambient Operating Temperature, I version |
Industrial temperature |
-40 |
85 |
°C | |
Soldering Temperature |
Max of 10 seconds |
260 |
°C | ||
Storage temperature |
-65 |
150 |
°C |
The ICS601-02 is a low cost, low phase noise, high performance clock synthesizer for any application that requires low phase noise and low jitter. The ICS601 is ICS' lowest phase noise multiplier. Using ICS' patented analog and digital Phase Locked Loop (PLL) techniques, the chip accepts a 10-27 MHz crystal or clock input, and produces output clocks up to 170 MHz at 3.3 V. A separate supply pin is provided so that the output can be 2.5 V.
This product of the ICS601-02 is intended for clock generation. It has low output jitter (variation in the output period), but input to output skew and jitter are not defined nor guaranteed. For applications which require defined input to output timing, use the ICS670-01.