Features: • 240-Pin PC25300 and PC24200 DDR2 SDRAM memory modules.• One rank 64M *72, 128M *72, and two ranks 128M *72,256M *72, and four rank 256M *72 module organizationand 64M *8, 128M *4 chip organization• Registered DIMM Parity bit for address and control bus• 512 MB, ...
HYS72T1280x0HP3.7A: Features: • 240-Pin PC25300 and PC24200 DDR2 SDRAM memory modules.• One rank 64M *72, 128M *72, and two ranks 128M *72,256M *72, and four rank 256M *72 module organizationand 64M *8, 128...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • 184-pin Registered 8-Byte Dual-In-Line DDR-I SDRAM Module for PC and Server main...
Parameter |
Symbol |
Rating |
Unit |
Note |
Voltage on VDD pin relative to VSS |
VDD |
1.0 to +2.3 |
V |
1 |
Voltage on VDDQ pin relative to VSS |
VDDQ |
0.5 to +2.3 |
V |
1,2 |
Voltage on VDDL pin relative to VSS |
VDDL |
0.5 to +2.3 |
V |
1,2 |
Voltage on any pin relative to VSS | VIN,VOUT |
0.5 to +2.3 |
V |
1 |
Storage Temperature |
TSTG |
-55 to +100 |
°C |
1,2 |
1) When VDD and VDDQ and VDDL are less than 500 mV; VREF may be equal to or less than 300 mV.
2) Storage Temperature is the case surface temperature on the center/top side of the DRAM.
Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to
the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
The HYS72T1280x0HP3.7A module family are Registered DIMM (with parity) modules with 30 mm height based on DDR2 technology.
DIMMs of the HYS72T1280x0HP3.7A are available as ECC modules in 64M * 72 (512 MB),128M * 72 (1 GB), 256M x72 (2GB) organization and density,intended for mounting into 240-Pin connector sockets.
The memory array of the HYS72T1280x0HP3.7A is designed with 512-Mbit Double-Data-Rate-Two (DDR2) Synchronous DRAMs. All control and address signals are re-driven on the DIMM using register devices and a PLL for the clock distribution. This reduces capacitive loading to the system bus, but adds one cycle to the SDRAM timing. Decoupling capacitors are mounted on the PCB board. The DIMMs feature of the HYS72T1280x0HP3.7A serial presence detect based on a serial E2PROM device using the 2-pin I2C protocol. The first 128 bytes are programmed with configuration data and the second 128 bytes are available to the customer.