Features: • Fully Synchronous to Positive Clock Edge• 0 to 70 °C operating temperature• Four Banks controlled by BA0 & BA1• Programmable CAS Latency: 2, 3• Programmable Wrap Sequence: Sequential or Interleave• Programmable Burst Length: 1, 2, 4, 8• Ful...
HYB 39S64400BT-7.5: Features: • Fully Synchronous to Positive Clock Edge• 0 to 70 °C operating temperature• Four Banks controlled by BA0 & BA1• Programmable CAS Latency: 2, 3• Programm...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Pinout<IMG src= /uploadfile/ic-data/20081229221916883.jpg border=0>SpecificationsOperating ...
Pinout<IMG src= /uploadfile/ic-data/20081229221916883.jpg border=0>SpecificationsOperating ...
Pinout<IMG src= /uploadfile/ic-data/20081229221916883.jpg border=0>SpecificationsOperating ...
The HYB 39S64400BT-7.5 are four bank Synchronous DRAM's organized as 4 banks * 4MBit *4, 4 banks * 2 MBit *8 and 4 banks * 1 Mbit *16 respectively. These synchronous devices achieve high speed data transfer rates by employing a chip architecture that prefects multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using the Infineon advanced 0.2 mm 64 MBit DRAM process technology.
The device HYB 39S64400BT-7.5 is designed to comply with all JEDEC standards set for Synchronous DRAM products, both electrically and mechanically. All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur at higher rates than is possible with standard DRAMs. A sequential and gapless data rate is possible depending on burst length, CAS latency and speed grade of the device. Auto Refresh (CBR) and Self Refresh operation are supported. These devices HYB 39S64400BT-7.5 operates with a single 3.3 V ± 0.3 V power supply and are available in TSOPII packages.