Features: • Clock Rates Up to 52MHz• Selectable Matched Filtering with Root Raised Cosine or Integrate and Dump Filter• Second Order Carrier and Symbol Tracking Loop Filters• Automatic Gain Control (AGC)• Discriminator for FM/FSK Detection and Discriminator Aided Acqu...
HSP50210: Features: • Clock Rates Up to 52MHz• Selectable Matched Filtering with Root Raised Cosine or Integrate and Dump Filter• Second Order Carrier and Symbol Tracking Loop Filters•...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • Single HSP50016-EV May be Used to Evaluate the HSP50016• May be Daisy Chai...
The Digital Costas Loop (DCL) HSP50210 performs many of the baseband processing tasks required for the demodulation of BPSK, QPSK, 8-PSK, OQPSK, FSK, AM and FM waveforms. These tasks include matched filtering, carrier tracking, symbol synchronization, AGC, and soft decision slicing. The DCL is designed for use with the HSP50110 Digital Quadrature Tuner to provide a two chip solution for digital down conversion and demodulation.
The DCL HSP50210 processes the In-phase (I) and quadrature (Q) components of a baseband signal which have been digitized to 10 bits. As shown in the block diagram, the main signal path consists of a complex multiplier, selectable matched filters, gain multipliers, cartesian-to-polar converter, and soft decision slicer. The complex multiplier mixes the I and Q inputs with the output of a quadrature NCO. Following themix function, selectable matched filters are provided which perform integrate and dump or root raised cosine filtering (a ~ 0.40). The matched filter output is routed to the slicer, which generates 3-bit soft decisions, and to the cartesian-topolar converter, which generates the magnitude and phase terms required by the AGC and Carrier Tracking Loops.
The PLL system solution is completed by the HSP50210 error detectors and second order Loop Filters that provide carrier tracking and symbol synchronization signals. In applications where the DCL is used with the HSP50110, these control loops are closed through a serial interface between the two parts. To maintain the demodulator performance with varying signal power and SNR, an internal AGC loop is provided to establish an optimal signal level at the input to the slicer and to the cartesian-to-polar converter.