HC2510C

Features: `Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications`Supports PC-100 and Meets PC100 SDRAM registered DIMM Specification Rev. 1.2 `Distributes One Clock Input to One Bank of Ten Outputs`No External RC Network Required`External Feedback (FBIN) Pin is Used to Synchroniz...

product image

HC2510C Picture
SeekIC No. : 004359158 Detail

HC2510C: Features: `Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications`Supports PC-100 and Meets PC100 SDRAM registered DIMM Specification Rev. 1.2 `Distributes One Clock Input to One Ba...

floor Price/Ceiling Price

Part Number:
HC2510C
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/23

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

`Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
`Supports PC-100 and Meets "PC100 SDRAM registered DIMM Specification Rev. 1.2"
`Distributes One Clock Input to One Bank of Ten Outputs
`No External RC Network Required
`External Feedback (FBIN) Pin is Used to Synchronize the Outputs to the Clock Input
`Separate Output Enable for Each Output Bank
`Operates at 3.3 V Vcc
`125 MHz Maximum Frequency
`On-chip Series Damping Resistors
`Support Spread Spectrum Clock(SSC) Synthesizers
`ESD Protection Exceeds 3000 V per MIL-STD- 883, Method 3015 ; Exceeds 350 V Using Machine Model ( C = 200 pF, R = 0 )
`Latch-Up Performance Exceeds 400 mA per JESD 17
`Packaged in Plastic 24-Pin Thin Shrink Small- Outline Package



Pinout

  Connection Diagram


Specifications

Symbols Parameter Value Unit Conditions
Vcc Supply Voltage Range -0.5 to 4.6 V
VI Input Voltage Range -0.5 to 6.5 V
Vo Voltage Range applied to any input in the high or
low state
-0.5 toVcc+0.5 V
IIK Input Clamp Current ±50 mA VI <0 or VI >0
IOK Output Clamp Current ±50 mA Vo<0 or Vo>
Vcc
Io Continuous Output Current ±50 mA Vo=0 to Vcc
PMAX Maximum Power Dissipaiton 0.7 W
Tstg Storage Temperature Range -65 to 150



Description

The HC2510C is a low-skew, low jitter, phaselocked loop(PLL) clock driver, distributing high frequency clock signals for SDRAM.

The HC2510C operates at 3.3V Vcc and provides integrated series-damping resistors that make it ideal for driving point-to-point loads. The propagation delay from the CLK input to any clock output is nearly zero. Ten outputs provide low-skew and low-jitter clocks. All outputs can be enabled or disabled via the control input(G). Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK.
The HC2510C is specially designed to interface with high speed SDRAM applications in the range of 25MHz to 125MHz and includes an internal RC network which provides excellent jitter characteristics and eliminates the needs for external components.

For the test purpose, the PLL can be bypassed by strapping AVcc to ground. The HC2510C is characterized for operation from 0 to 85.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
RF and RFID
Discrete Semiconductor Products
Line Protection, Backups
Fans, Thermal Management
Programmers, Development Systems
View more