Features: Provides an ideal low-cost, programmable alternative to highvolume gate array applications and allows fast design changes during prototyping or design testing Product features Register-rich, look-up table- (LUT-) based architecture OptiFLEX® architecture that increases device area...
FLEX6000: Features: Provides an ideal low-cost, programmable alternative to highvolume gate array applications and allows fast design changes during prototyping or design testing Product features Register-...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol | Parameter | Conditions | Min | Max | Unit |
VCC | Supply voltage | With respect to ground (2) | 2.0 | 7.0 | V |
VI | DC input voltage | 2.0 | 7.0 | V | |
IOUT | DC output current, per pin | 25 | 25 | mA | |
TSTG | Storage temperature | No bias | 65 | 150 | ° C |
TAMB | Ambient temperature | Under bias | 65 | 135 | ° C |
TJ | Junction temperature | PQFP, TQFP, and BGA packages | 135 | ° C |
The Altera® FLEX 6000 programmable logic device (PLD) family provides a low-cost alternative to high-volume gate array designs. FLEX 6000 devices are based on the OptiFLEX architecture, which minimizes die size while maintaining high performance and routability. The devices have reconfigurable SRAM elements, which give designers the flexibility to quickly change their designs during prototyping and design testing. Designers can also change functionality during operation via in-circuit reconfiguration.
FLEX 6000 devices are reprogrammable, and they are 100% tested prior to shipment. As a result, designers are not required to generate test vectors for fault coverage purposes, allowing them to focus on simulation and design verification. In addition, the designer does not need to manage inventories of different gate array designs. FLEX 6000 devices are configured on the board for the specific functionality required.
Table 3 shows FLEX 6000 performance for some common designs. All performance values shown were obtained using Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.