PinoutDescriptionThe CDCLVD1216 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to 16 pairs of differential LVDS clock outputs (OUT0, OUT15) with minimum skew for clock distribution. The CDCLVD1216 can accept two clock sources into an input multiplexer. The inputs can either...
CDCLVD1216: PinoutDescriptionThe CDCLVD1216 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to 16 pairs of differential LVDS clock outputs (OUT0, OUT15) with minimum skew for clock distri...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CDCLVD1216 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to 16 pairs of differential LVDS clock outputs (OUT0, OUT15) with minimum skew for clock distribution. The CDCLVD1216 can accept two clock sources into an input multiplexer. The inputs can either be LVDS,LVPECL, or LVCMOS.
Features of the CDCLVD1216 are:(1)2:16 Differential Buffer; (2)Low Additive Jitter: <300 fs RMS in 10 kHz to 20 MHz; (3)Low Output Skew of 55 ps (Max); (4)Universal Inputs Accept LVDS, LVPECL,LVCMOS; (5)Selectable Clock Inputs Through Control Pin; (6)16 LVDS Outputs, ANSI EIA/TIA-644A Standard Compatible; (7)Clock Frequency up to 800 MHz; (8)2.3752.625V Device Power Supply; (9)LVDS Reference Voltage, VAC_REF, Available for Capacitive Coupled Inputs; (10)Industrial Temperature Range 40°C to 85°C; (11)Packaged in 7mm * 7mm 48-Pin QFN (RGZ); (12)ESD Protection Exceeds 3 kV HBM, 1 kV CDM.
The absolute maximum ratings of the CDCLVD1216 can be summarized as:(1)Supply voltage range, VCC: 0.3 to 2.8 V; (2)Input voltage range, VI: 0.2 to (VCC + 0.2) V; (3)Output voltage range, VO :0.2 to (VCC + 0.2) V; (4)Driver short circuit current, IOSD :See Note (2); (5)Electrostatic discharge (Human Body Model, 1.5 k, 100 pF):>3000 V.
If you want to know more CDCLVD1216 information such as the electrical characteristics ,please download the datasheet in www.seekdatasheet.com .