PinoutDescriptionThe CDCLVD110A clock driver distributes one pair of differential LVDS clock inputs (either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0Q9) with minimum skew for clock distribution. The CDCLVD110A is specifically designed to drive 50-Ω transmission lines. Feat...
CDCLVD110A: PinoutDescriptionThe CDCLVD110A clock driver distributes one pair of differential LVDS clock inputs (either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0Q9) with minimum skew for clock...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CDCLVD110A clock driver distributes one pair of differential LVDS clock inputs (either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0Q9) with minimum skew for clock distribution. The CDCLVD110A is specifically designed to drive 50-Ω transmission lines.
Features of the CDCLVD110A are:(1)Low-Output Skew <30 ps (Typical) for Clock-Distribution Applications; (2)Distributes One Differential Clock Input to 10 LVDS Differential Clock Outputs; (3)VCC range 2.5 V ±5%; (4)Typical Signaling Rate Capability of Up to 1.1 GHz; (5)Configurable Register (SI/CK) Individually Enables Disables Outputs, Selectable CLK0,CLK0 or CLK1, CLK1 Inputs; (6)Full Rail-to-Rail Common-Mode Input Range; (7)Receiver Input Threshold ±100 mV; (8)Available in 32-Pin LQFP and QFN Package; (9)Fail-Safe I/O-Pins for VDD = 0 V (Power Down).
The absolute maximum ratings of the CDCLVD110A can be summarized as:(1)Supply voltage: 0.3 to 2.8 V; (2)Input voltage :0.2 to (VDD + 0.2) V; (3)VI Output voltage: 0.2 to (VDD + 0.2) V; (4)Driver short circuit current, Qn, Qn: Continuous; (5)Electrostatic discharge (HBM 1.5 k, 100 pF): >2000 V.
If you want to know more CDCLVD110A information such as the electrical characteristics ,please download the datasheet in www.seekdatasheet.com .