Features: ·8.0 GHz bandwidth·3.2 V to 3.6 V power supply·Separate charge pump supply (VP) allows extended tuning voltage in 3.3 V systems·Programmable, dual modulus prescaler 8/9, 16/17, 32/33, or 64/65·Programmable charge pump currents·Programmable antibacklash pulse width·3-wire serial interface...
ADF4108: Features: ·8.0 GHz bandwidth·3.2 V to 3.6 V power supply·Separate charge pump supply (VP) allows extended tuning voltage in 3.3 V systems·Programmable, dual modulus prescaler 8/9, 16/17, 32/33, or 6...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Parameter | Rating |
AVDD to GND1 | 0.3 V to +3.9 V |
AVDD to DVDD | 0.3 V to +0.3 V |
VP to GND | 0.3 V to +5.8 V |
VP to AVDD | 0.3 V to +5.8 V |
Digital I/O Voltage to GND | 0.3 V to VDD + 0.3 V |
Analog I/O Voltage to GND | 0.3 V to VP + 0.3 V |
REFIN, RFINA, RFINB to GND | 0.3 V to VDD + 0.3 V |
Operating Temperature Range Industrial (B Version) |
40°C to +85°C |
Storage Temperature Range | 65°C to +125°C |
Maximum Junction Temperature | 150°C |
TSSOP JA Thermal Impedance | 112°C/W |
CSP JA Thermal Impedance (Paddle Soldered) Reflow Soldering |
30.4°C/W |
Peak Temperature (60 sec) | 260 |
Time at Peak Temperature | 40 sec |
Transistor Count CMOS |
6425 |
Bipolar | 303 |
Type | Single Integer-N |
Max RF Input (MHz) | 8000MHz |
Norm Phase Noise (dBc/Hz) | -219dBc |
Max REFin (MHz) | 250MHz |
RF Prescalers | 16/17,32/33,4/5,64/65,8/9 |
Supply Current | 17mA |
Package | 20-Lead CSP |
The ADF4108 frequency synthesizer can be used to implement local oscillators in the up-conversion and down-conversion sections of wireless receivers and transmitters. ADF4108 consists of a low noise digital PFD (phase frequency detector), a precision charge pump, a programmable reference divider, programmable A and B counters, and a dual-modulus prescaler (P/P + 1). The A (6-bit) and B (13-bit) counters, in conjunction with the dual-modulus prescaler (P/P + 1), implement an N divider (N = BP + A). In addition, the 14-bit reference counter (R counter), allows selectable REFIN frequencies at the PFD input. A complete phase-locked loop (PLL) can be implemented if the synthesizer is used with an external loop filter and voltage controlled oscillator (VCO). Its very high bandwidth means that frequency doublers can be eliminated in many high frequency systems, simplifying system architecture and reducing cost.