Features: Supports IEEE 1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals Translation capability allows outputs on the cable side to interface with 5V signals All inputs have hysteresis to provide noise margi...
74LVX161284: Features: Supports IEEE 1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals Translation capability allows outp...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Supports IEEE 1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals
Translation capability allows outputs on the cable side to interface with 5V signals
All inputs have hysteresis to provide noise margin
B and Y output resistance optimized to drive external cable
B and Y outputs in high impedance mode during power down
Inputs and outputs on cable side have internal pull-up resistors
Flow-through pin configuration allows easy interface between the "Peripheral and Host"
Replaces the function of two (2) 74ACT1284 devices
Supply Voltage VCC VCC-Cable VCC-Cable Must Be t VCC Input Voltage (VI)-(Note 4) A1A13, PLHIN, DIR, HD B1B8, C14C17, HLHIN B1B8, C14C17, HLHIN Output Voltage (VO) A1A8, A14A17, HLH B1B8, Y9Y13, PLH B1B8, Y9Y13, PLH DC Output Current (IO) A1A8, HLH B1B8, Y9Y13 PLH (Output LOW) PLH (Output HIGH) Input Diode Current (IIK)-(Note 4) DIR, HD, A9A13, PLH, HLH, C14C17 Output Diode Current (IOK) A1A8, A14A17, HLH B1B8, Y9Y13, PLH DC Continuous VCC or Ground Current Storage Temperature ESD (HBM) Last Passing Voltage |
|
Product | Product status | Eco Status | Pricing* | Package type | Leads | Packing method | Package Drawing | Package Marking Convention** |
---|---|---|---|---|---|---|---|---|
74LVX161284MEA | Full Production | Green | $0.64 | SSOP | 48 | RAIL | Line 1: $Y (Fairchild logo) &Z (Asm. Plant Code) &2 (2-Digit Date Code) &K Line 2: 74LVX Line 3: 161284 | |
74LVX161284MEAX | Full Production | Green | $0.64 | SSOP | 48 | TAPE REEL | Line 1: $Y (Fairchild logo) &Z (Asm. Plant Code) &2 (2-Digit Date Code) &K Line 2: 74LVX Line 3: 161284 | |
74LVX161284MTD | Full Production | RoHS Compliant | $0.60 | TSSOP | 48 | RAIL | Line 1: $Y (Fairchild logo) &Z (Asm. Plant Code) &2 (2-Digit Date Code) &K Line 2: LVX161284 | |
74LVX161284MTDX | Full Production | RoHS Compliant | $0.60 | TSSOP | 48 | TAPE REEL | Line 1: $Y (Fairchild logo) &Z (Asm. Plant Code) &2 (2-Digit Date Code) &K Line 2: LVX161284 |
* Fairchild 1,000 piece Budgetary Pricing |
** A sample button will appear if the part is available through Fairchild's on-line samples program. If there is no sample button, please contact a Fairchild distributor to obtain samples |
Package marking information for product 74LVX161284 is available. Click here for more information . |
The 74LVX161284 contains eight bidirectional data buffers and eleven control/status buffers to implement a full IEEE 1284 compliant interface. The device supports the IEEE 1284 standard and is intended to be used in an Extended Capabilities Port mode (ECP). The pinout allows for easy connection from the Peripheral (A-side) to the Host (cable side).
Outputs of the 74LVX161284 on the cable side can be configured to be either open drain or high drive (r 14 mA) and are connected to a separate power supply pin (VCC-cable) to allow these outputs to be driven by a higher supply voltage than the Aside. The pull-up and pull-down series termination resistance of these outputs on the cable side is optimized to drive an external cable. In addition, all inputs (except HLH) and outputs on the cable side contain internal pull-up resistors
connected to the VCC-cable supply to provide proper termination and pull-ups for open drain mode.
Outputs on the Peripheral side of the 74LVX161284 are standard low-drive CMOS outputs designed to interface with 3V logic. The DIR input controls data flow on the A1A8/B1B8 transceiver pins.