Features: · 5 V tolerant inputs/outputs for interfacing with 5 V· Wide supply voltage range from 1.2 to 3.6 V· CMOS low power consumption· MULTIBYTEä flow-trough standard pin-out architecture· Low inductance multiple power and ground pins for minimum noise and ground bounce· Direct interface ...
74LVCH32373A: Features: · 5 V tolerant inputs/outputs for interfacing with 5 V· Wide supply voltage range from 1.2 to 3.6 V· CMOS low power consumption· MULTIBYTEä flow-trough standard pin-out architecture· ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Parameter |
CONDITIONS |
Min |
Max |
Unit |
VCC |
DC Supply Voltage |
-0.5 |
+6.5 |
V | |
VI |
DC input voltage |
note 1 |
-0.5 |
+6.5 |
V |
IIK |
DC input diode current |
VI < 0 |
-50 |
mA | |
IOK |
DC output diode current |
VO > VCC or VO < 0; note 1 |
±50 |
mA | |
VO |
DC output voltage |
HIGH or LOW state; note 1 |
-0.5 |
+VCC + 0.5 |
V |
3-state; note 1 |
-0.5 |
+6.5 |
V | ||
IO |
DC output source or sink current |
VO = 0 to VCC |
±50 |
mA | |
ICC or IGND |
DC VCC or GND current |
±100 |
mA | ||
Tstg |
Storage temperature |
-65 |
+150 |
||
PD |
power dissipation |
temperature range -40 to +85 °C; note 2 |
300 |
mW |
The 74LVCH32373A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.
The inputs can be driven from either 3.3 or 5 V devices. In 3-state operation, outputs can handle 5 V. These features allow the use of these devices in a mixed 3.3 or 5 V environment.
The 74LVCH32373A is a 32-bit transparent D-type latch featuring separate D-type inputs for each latch and 3-state outputs for bus oriented applications. One latch enable (nLE) input and one output enable (nOE) are provided for each octal. Inputs can be driven from either 3.3 or 5 V devices.
The 74LVCH32373A consists of 4 sections of eight D-type transparent latches with 3-state true outputs. When input nLE is HIGH, data at the nDn inputs enter the latches. In this condition the latches are transparent, i.e. a latch output will change each time its corresponding D-input changes.
When input nLE is LOW the latches store the information that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of nLE. When input nOE is LOW, the contents of the eight latches are available at the outputs. When input nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches.
The 74LVCH32373A bus hold data input circuits eliminate the need for external pull-up resistors to hold unused inputs.