Features: •5-volt tolerant inputs/outputs, for interfacing with 5-volt logic•Supply voltage range of 2.7V to 3.6V•Complies with JEDEC standard no. 8-1A•Inputs accept voltages up to 5.5V•CMOS low power consumption•Direct interface with TTL levels•High imped...
74LVC573A: Features: •5-volt tolerant inputs/outputs, for interfacing with 5-volt logic•Supply voltage range of 2.7V to 3.6V•Complies with JEDEC standard no. 8-1A•Inputs accept voltages...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
•5-volt tolerant inputs/outputs, for interfacing with 5-volt logic
•Supply voltage range of 2.7V to 3.6V
•Complies with JEDEC standard no. 8-1A
•Inputs accept voltages up to 5.5V
•CMOS low power consumption
•Direct interface with TTL levels
•High impedance when VCC = 0V
•Flow-through pin-out architecture
SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT |
VCC | DCsupplyvoltage | 0.5 to +6.5 | V | |
IIK | DC input diode current | VI0 | 50 | mA |
VI | DC input voltage | Note 2 | 0.5 to +6.5 | V |
IOK | DC output diode current | VOVCC or VO0 | ±50 | mA |
VO | DC output voltage; output HIGH or LOW state | Note 2 | 0.5 to VCC +0.5 | V |
DC output voltage; output 3-State | Note 2 | 0.5 to 6.5 | ||
IO | DC output source or sink current | VO = 0 to VCC | ±50 | mA |
IGND,ICC | DC VCC or GND current | ±100 | mA | |
Tstg | Storage temperature range | 65 to +150 | ||
PTOT |
Power dissipation per package plastic mini-pack (SO) plastic shrink mini-pack (SSOP and TSSOP) |
above+70°Cderatelinearlywith8mW/K above+60°Cderatelinearlywith5.5mW/K |
500 500 |
mW |
The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as translators in a mixed 3.3V/5V environment.
The 74LVC573A is an octal D-type transparent latch featuring separate D-type inputs for each latch and 3-State outputs for bus-oriented applications. A latch enable (LE) input and an output enable (OE ) input are common to all internal latches.
The '573A' consists of eight D-type transparent latches with 3-State true outputs. When LE is HIGH, data at the Dn inputs enters the latches. In this condition, the latches are transparent, i.e. a latch output of the 74LVC573A will change each time its corresponding D-input changes. When LE is LOW, the latches store the information that was present at the D-inputs one setup time preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents of the eight latches are available at the outputs. When OE is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches.
The '573A' is functionally identical to the '373A', but the '373A' has a different pin arrangement.