Position: Home > DataSheet > Index P > PM5 Series > PM5350-RI, PM5351, PM5351-BGI
Low Cost Custom Prototype PCB Manufacturer

PM5350-RI, PM5351, PM5351-BGI

PM5350-RI, PM5351, PM5351-BGI Selling Leads, Datasheet

MFG:PMC  Package Cooled:QFP  D/C:08+/09+

PM5350-RI, PM5351, PM5351-BGI Picture

PM5350-RI, PM5351, PM5351-BGI Datasheet download

Five Points

Part Number: PM5350-RI

 

MFG: PMC

Package Cooled: QFP

D/C: 08+/09+

 

 

 
 
 
Urgent Purchase
Attentive hint

Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.


Top Sellers:

TOP

PM5350-RI Suppliers

More PM5350-RI Suppliers

Select All  

About PM501

PDF/DataSheet Download

Datasheet: PM501

File Size: 313656 KB

Manufacturer:

Download : Click here to Download

Related PDF Download

Related Part Number

PM5351 Suppliers

More PM5351 Suppliers

Select All  

  • PM5351-BI

  • Vendor: PMC D/C: 10+& Qty: BGA  Adddate: 2024-05-19
  • Inquire Now
  • Anwell Components Co.   China
    Contact: Ms.Una Xie   MSN:una0724@live.cn
    Tel: 0086-755-83677299
    Fax: 0086-755-83677763
    (37)
  • PM5351-BI

  • Vendor: PMC Pack: BGA D/C: 06+& Qty: 1700 Note: new and orignal  Adddate: 2024-05-19
  • Inquire Now
  • XYC ELECTRONIC COMPANY   China
    Contact: Ms.AiXun   MSN:sale.ic@hotmail.com
    Tel: 86-0755-61617705
    Fax: 86-0755-61617706
    (0)
  • PM5351-BI

  • Vendor: PMC Pack: BGA D/C: 04+& Qty: 200  Adddate: 2024-05-19
  • Inquire Now
  • shenzhengzhenghuaCompany   China
    Contact: Ms.xupolly   MSN:zhic88@hotmail.com
    Tel: 86-0755-83035906/83035909
    Fax: --
    (0)

About PM5351

PDF/DataSheet Download

Datasheet: PM5351

File Size: 1429737 KB

Manufacturer: PMC [PMC-Sierra, Inc]

Download : Click here to Download

Related PDF Download

Related Part Number

PM5351-BGI Suppliers

More PM5351-BGI Suppliers

Select All  

About PM501

PDF/DataSheet Download

Datasheet: PM501

File Size: 313656 KB

Manufacturer:

Download : Click here to Download

Related PDF Download

Related Part Number

PM5351 General Description

The PM5351 S/UNI-TETRA SATURN User Network Interface is a monolithic integrated circuit that implements four channel SONET/SDH processing, ATM mapping and Packet over SONET/SDH mapping functions at the STS-3c (STM-1) 155.52 Mbit/s rate.

The S/UNI-TETRA receives SONET/SDH streams using a bit serial interface, recovers the clock and data and processes section, line, and path overhead. It performs framing (A1, A2), de-scrambling, detects alarm conditions, and monitors section, line, and path bit interleaved parity (B1, B2, B3), accumulating error counts at each level for performance monitoring purposes. Line and path far end block error indications (M1, G1) are also accumulated. The S/UNI-TETRA interprets the received payload pointers (H1, H2) and extracts the synchronous payload envelope which carries the received ATM cell or POS packet payload. When used to implement an ATM UNI or NNI, the S/UNI-TETRA frames to the ATM payload using cell delineation. HCS error correction is provided. Idle/unassigned cells may be dropped according to a programmable filter. Cells are also dropped upon detection of an uncorrectable header check sequence error. The ATM cell payloads are descrambled. The ATM cells that are passed are written to a four cell FIFO buffer. The received cells are read from the FIFO using a 16-bit wide Utopia level 2 compliant datapath interface. Counts of received ATM cell headers that are errored and uncorrectable and also those that are errored and correctable are accumulated independently for performance monitoring purposes.

When used to implement packet transmission over a SONET/SDH link, the S/UNI-TETRA extracts Packet over SONET/SDH (POS) frames from the SONET/SDH synchronous payload envelope. Frames are verified for correct construction and size. The Control Escape characters are removed. The error check sequence is optionally verified for correctness and the extracted packets are placed in a receive FIFO. The received packets are read from the FIFO through the system side interface. Valid and errored packet counts are provided for performance monitoring. The S/UNI-TETRA Packet over SONET/SDH implementation is flexible enough to support several link layer protocols, including HDLC, PPP and Frame Relay.

The S/UNI-TETRA transmits SONET/SDH streams using a bit serial interface and formats section, line, and path overhead appropriately. It synthesizes the transmit clock from a lower frequency reference and performs framing pattern insertion (A1, A2), scrambling, alarm signal insertion, and creates section, line, and path bit interleaved parity (B1, B2, B3) as required to allow performance  monitoring at the far end. Line and path far end block error indications (M1, G1) are also inserted. The S/UNI-TETRA generates the payload pointer (H1, H2) and inserts the synchronous payload envelope which carries the ATM cell or POS frame payload. Line and Section DCC ports are available for direct insertion and extraction of DCC data. The S/UNI-TETRA also supports the insertion of a large variety of errors into the transmit stream, such as framing pattern errors, bit interleaved parity errors, and illegal pointers, which are useful for system diagnostics and tester applications.

When used to implement an ATM UNI or NNI, ATM cells are written to an internal four cell FIFO using a 16-bit wide Utopia Level 2 datapath interface. Idle/unassigned cells are automatically inserted when the internal FIFO contains less than one cell. The S/UNI-TETRA provides generation of the header check sequence and scrambles the payload of the ATM cells. Each of these transmit ATM cell processing functions can be enabled or bypassed.

When used to implement a Packet over SONET/SDH link, the S/UNI-TETRA inserts POS frames into the SONET/SDH synchronous payload envelope. Packets to be transmitted are written into a 256-byte FIFO through the POS-PHY System Interface. POS Frames are built by inserting the flags, Control Escape characters and the FCS fields. Either the CRC-CCITT or CRC-32 can be computed and added to the frame. Several counters are provided for performance monitoring.

No line rate clocks are required directly by the S/UNI-TETRA as it synthesizes the transmit clock and recovers the receive clock using a 19.44 MHz reference clock. The S/UNI-TETRA outputs a differential TTL (externally coverted to PECL) line data (TXD+/-). Optionally, the S/UNI-TETRA can also output a differential TTL (externally converted to PECL) transmit line rate clock (TXC+/-). The S/UNITETRA also provides a WAN Synchronization controller that can be used to control an external VCXO in order to fully meet Bellcore GR-253-CORE jitter, wander, holdover and stability requirements.

The S/UNI-TETRA is configured, controlled and monitored via a generic 8-bit microprocessor bus interface. The S/UNI-TETRA also provides a standard 5 signal IEEE 1149.1 JTAG test port for boundary scan board test purposes. The S/UNI-TETRA is implemented in low power, +3.3 Volt, CMOS technology. It has TTL and pseudo-ECL (PECL) compatible inputs and TTL/CMOS compatible outputs and is packaged in a 304 pin SBGA package.

PM5351 Maximum Ratings

Parameter Value
Ambient Temperature under Bias -40°C to +85°C
Storage Temperature -40°C to +125°C
Supply Voltage -0.3V to +4.6V
Bias Voltage (VBIAS) (VDD - .3) to +5.5V
Voltage on Any Pin -0.3V to VBIAS+0.3V
Static Discharge Voltage ±1000 V
Latch-Up Current ±100 mA
DC Input Current ±20 mA
Lead Temperature +230°C
Absolute Maximum Junction
Temperature
+150°C

PM5351 Features

1.1 General
` Single chip QUAD ATM User-Network Interface operating at 155.52 Mbit/s.
` Implements the ATM Forum User Network Interface Specification and the ATM physical layer for Broadband ISDN according to CCITT Recommendation I.432.
` Implements the Point-to-Point Protocol (PPP) over SONET/SDH specification according to RFC 1619/1662 of the PPP Working Group of the Internet Engineering Task Force (IETF).
` Processes duplex 155.52 Mbit/s STS-3c (STM-1) data streams with on-chip clock and data recovery and clock synthesis.
` Exceeds Bellcore GR-253-CORE jitter tolerance and intrinsic jitter criteria.
` Exceeds Bellcore GR-253-CORE (1995 Issue) jitter transfer and phase variation criteria.
` Provides control circuitry required to exceed Bellcore GR-253-CORE WAN clocking requirements related to wander transfer, holdover and long term stability when using an external VCXO.
` Fully implements the ATM Forum's Utopia Level 2 Specification with Multi- PHY addressing and parity support.
` Implements the POS-PHY 16-bit System Interface for Packet over SONET/SDH (POS) applications. This system interface is similar to Utopia Level 2, but adapted to packet transfer. Both byte-level and packet-level transfer modes are supported.
` Provides a standard 5 signal IEEE 1149.1 JTAG test port for boundary scan board test purposes.
` Provides a generic 8-bit microprocessor bus interface for configuration, control, and status monitoring.
` Low power 3.3V CMOS with PECL and TTL compatible inputs and CMOS/TTL outputs, with 5V tolerance inputs (system side interface is 3.3V only).
` Industrial temperature range (-40°C to +85°C).
` 304 pin Super BGA package.
1.2 The SONET Receiver
` Provides a serial interface at 155.52 Mbit/s.
` Recovers the clock and data.
` Frames to and de-scrambles the recovered stream.
` Detects signal degrade (SD) and signal fail (SF) threshold crossing alarms based on received B2 errors.
` Captures and debounces the synchronization status (S1) byte in a readable register.
` Filters and captures the automatic protection switch channel (K1, K2) bytes in readable registers and detects APS byte failure.
` Counts received section BIP-8 (B1) errors, received line BIP-24 (B2) errors, line far end block errors (FEBE), received path BIP-8 (B3) errors and path far end block errors (FEBE).
` Detects loss of signal (LOS), out of frame (OOF), loss of frame (LOF), line alarm indication signal (AIS), line remote defect indication (LRDI), loss of pointer (LOP), path alarm indication signal (AIS), path remote defect indication (PRDI) and path extended remote defect indicator (PERDI).
` Extracts the section and line data communication channels (D1-D3 and D4-12) as selected in internal register banks and serializes them at 192 Kbit/s (D1-D3) and 576 Kbit/s (D4-D12) for optional external processing.
` Extracts the 16 or 64 byte section trace (J0) sequence and the 16 or 64 byte path trace (J1) sequence into internal register banks.
` Interprets the received payload pointer (H1, H2) and extracts the STS-3c (STM-1) synchronous payload envelope and path overhead.
` Provides individual divide by 8 recovered clocks (19.44 MHz) for each channel.
` Provides individual 8KHz receive frame pulses for each channel.
1.3 The Receive ATM Processor
` Extracts ATM cells from the received STS-3c (STM-1) synchronous payload envelope using ATM cell delineation.
` Provides ATM cell payload de-scrambling.
` Performs header check sequence (HCS) error detection and correction, and idle/unassigned cell filtering.
` Detects Out of Cell Delineation (OCD) and Loss of Cell Delineation (LCD).
` Counts number of received cells, idle cells, errored cells and dropped cells.
` Provides a synchronous 8-bit wide, four cell FIFO buffer.
1.4 The Receive POS Processor
` Generic design that supports packet based link layer protocols, like PPP, HDLC and Frame Relay.
` Performs self synchronous POS data de-scrambling on SPE payload (x43+1 polynomial).
` Performs flag sequence detection and terminates the received POS frames.
` Performs frame check sequence (FCS) validation. The POS processor supports the validation of both CRC-CCITT and CRC-32 frame check sequences.
` Performs Control Escape de-stuffing.
` Checks for packet abort sequence.
` Checks for octet aligned packet lengths and for minimum and maximum packet lengths. Automatically deletes short packets (software configurable), and marks those exceeding the maximum length as errored.
` Provides a synchronous 256 byte FIFO buffer accessed through a 16-bit data bus on the POS-PHY System Interface.
1.5 The SONET Transmitter
` Synthesizes the 155.52 MHz transmit clock from a 19.44 MHz reference.
` Provides a differential TTL serial interface (can be adapted to PECL levels) at 155.52 Mbit/s with both line rate data (TXD+/-) and clock (TXC+/-).
` Provides a single transmit frame pulse input across the four channels to align the transport frames to a system reference.
` Provides a single transmit byte clock (divide by eight of the synthesized line rate clock) to provide a timing reference for the transmit outputs.
` Optionally inserts register programmable APS (K1, K2) and synchronization status (S1) bytes.
` Optionally inserts path alarm indication signal (PAIS), path remote defect indication (PRDI), line alarm indication signal (LAIS) and line remote defect indication (LRDI).
` Inserts path BIP-8 codes (B3), path far end block error (G1) indications, line BIP-24 codes (B2), line far end block error (M1) indications, and section BIP-8 codes (B1) to allow performance monitoring at the far end.
` Optionally inserts the section and line data communication channels (D1-D3 or D4-12) via a 192 kbit/s (D1-D3) and 576 kbit/s (D4-D12) serial stream.
` Optionally inserts the 16 or 64 byte section trace (J0) sequence and the 16 or 64 byte path trace (J1) sequence from internal register banks.
` Scrambles the transmitted STS-3c (STM-1) stream and inserts the framing bytes (A1,A2).
` Inserts ATM cells or POS frames into the transmitted STS-3c (STM-1) synchronous payload envelope.
1.6 The Transmit ATM Processor
` Provides idle/unassigned cell insertion.
` Provides HCS generation/insertion, and ATM cell payload scrambling.
` Counts number of transmitted and idle cells.
` Provides a synchronous 8-bit wide, four cell FIFO buffer.
1.7 The Transmit POS Processor
` Generic design that supports any packet based link layer protocol, like PPP, HDLC and Frame Relay.
` Performs self synchronous POS data scrambling (X43 + 1 polynomial).
` Encapsulates packets within a POS frame.
` Performs flag sequence insertion.
` Performs byte stuffing for transparency processing.
` Performs frame check sequence generation. The POS processor supports the generation of both CRC-CCITT and CRC-32 frame check sequences.
` Aborts packets under the direction of the host or when the FIFO underflows.
` Provides a synchronous 256 byte FIFO buffer accessed through the16-bit data bus on the POS-PHY System Interface.

PM5351 Typical Application

· WAN and edge ATM switches.
· LAN switches and hubs.
· Packet switches and hubs.
· Layer 3 switches.
· Multiservice switches (FR, ATM, IP, etc..).
· Gigabit and Terabit routers.

PM5351 Connection Diagram

/uploadfile/ic-mfg/372/e412a154-77b8-4499-be15-9a474c8cfbd9.gif

Hotspot Suppliers Product

  • Models: MT58L64L18CT-10
Price: 4-6 USD

    MT58L64L18CT-10

    Price: 4-6 USD

    MT58L64L18CT-10 TQFP100

  • Models: DL-7140-211M
Price: 5-6.5 USD

    DL-7140-211M

    Price: 5-6.5 USD

    DL-7140-211M laser tube

  • Models: 74LVC74APG
Price: 4-5 USD

    74LVC74APG

    Price: 4-5 USD

    74LVC74APG - IC FLIP FLOP D-Type POS-EDG DUAL 14TSSOP

  • Models: CY28346ZI-2
Price: 6.5-8 USD

    CY28346ZI-2

    Price: 6.5-8 USD

    CYPRESS - Clock Synthesizer with Differential CPU Outputs

  • Models: PI5V330QEX
Price: .284-.286 USD

    PI5V330QEX

    Price: 0.284-0.286 USD

    PI5V330QEX Pericom Multiplexer Switch ICs

  • Models: BSM300GA120DN2
Price: 1-2 USD

    BSM300GA120DN2

    Price: 1-2 USD

    IGBT power module, Single switch, 1200 V, Collector-emitter voltage, 430A

  • Models: SVA150XG04TB
Price: 1-2 USD

    SVA150XG04TB

    Price: 1-2 USD

    a-Si TFT-LCD, NEC, 228.096Hmm, 560V

  • Models: PC354N1
Price: .124-.2 USD

    PC354N1

    Price: 0.124-0.2 USD

    PC354N1T - Mini-flat Package, AC Input Type Photocoupler - Sharp Electrionic Components

  • Models: RL1210JR-070R22L
Price: .177-.178 USD

    RL1210JR-070R22L

    Price: 0.177-0.178 USD

    RL1210JR51-XX-BL - Thick Film Chip Resistor Low Ohmic - TAITRON Components Incorporated

  • Models: STPS140A
Price: .053-.055 USD

    STPS140A

    Price: 0.053-0.055 USD

    STPS140A - POWER SCHOTTKY RECTIFIER - STMicroelectronics

  • Models: STA013
Price: 1.45-1.5 USD

    STA013

    Price: 1.45-1.5 USD

    STA013 - MPEG 2.5 LAYER III AUDIO DECODER - STMicroelectronics

  • Models: SMBJ5347B
Price: .073-.075 USD

    SMBJ5347B

    Price: 0.073-0.075 USD

    SMBJ5347B - 5 Watt Surface Mount Silicon Zener Diodes - Micro Commercial Components

Quick search:    ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789