ispLSI1024883

Features: * HIGH-DENSITY PROGRAMMABLE LOGIC - High-Speed Global Interconnect - 4000 PLD Gates - 48 I/O Pins, Six Dedicated Inputs - 144 Registers -Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc. - Small Logic Block Size for Fast Random Logic - Security Cell Prevents Una...

product image

ispLSI1024883 Picture
SeekIC No. : 004381197 Detail

ispLSI1024883: Features: * HIGH-DENSITY PROGRAMMABLE LOGIC - High-Speed Global Interconnect - 4000 PLD Gates - 48 I/O Pins, Six Dedicated Inputs - 144 Registers -Wide Input Gating for Fast Counters, State Machines...

floor Price/Ceiling Price

Part Number:
ispLSI1024883
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

* HIGH-DENSITY PROGRAMMABLE LOGIC
  - High-Speed Global Interconnect
  - 4000 PLD Gates
  - 48 I/O Pins, Six Dedicated Inputs
  - 144 Registers
  - Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
  - Small Logic Block Size for Fast Random Logic
  - Security Cell Prevents Unauthorized Copying
* HIGH PERFORMANCE E2CMOS(R)TECHNOLOGY
  - fmax = 60 MHz Maximum Operating Frequency
  - tpd = 20 ns Propagation Delay
  - TTL Compatible Inputs and Outputs
  - Electrically Erasable and Reprogrammable
  - Non-Volatile E2 CMOS Technology
  - 100% Tested
* IN-SYSTEM PROGRAMMABLE
   - In-System Programmable(TM) (ISP(TM)) 5-Volt Only
   - Increased Manufacturing Yields, Reduced Time-to-Market, and Improved Product Quality
   - Reprogram Soldered Devices for Faster Debugging
* COMBINES EASE OF USE AND THE  FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEX-IBILITY OF    FIELD PROGRAMMABLE GATE ARRAYS
   - Complete Programmable Device Can Combine Glue Logic and Structured Designs
   - Four Dedicated Clock Input Pins
   - Synchronous and Asynchronous Clocks
   - Flexible Pin Placement
   - Optimized Global Routing Pool Provides Global Interconnectivity
* ispDesignEXPERT(TM) LOGIC COMPILER AND COM-PLETE IS DEVICEDESIGNSYSTEMSFROM
HDLSYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
   - Superior Quality of Results
   - Tightly Integrated with Leading CAE Vendor Tools
   - Productivity Enhancing Timing Analyzer, ExploreTools, Timing Simulator and ispANALYZER(TM)
   - PC and UNIX Platforms unctional Block Diagram




Pinout

  Connection Diagram  Connection Diagram


Specifications

Supply Voltage Vcc ...................................-0.5 to +7.0V
Input Voltage Applied........................-2.5 to VCC +1.0V
Off-State Output Voltage Applied .....-2.5 to VCC +1.0V
Storage Temperature................................-65 to 150
Case Temp. with Power Applied ..............-55 to 125
Max. Junction Temp. (TJ) with Power Applied ... 150
1. Stresses above  those listed  under  the "Absolute  Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).




Description

The ispLSI 1024/883 is a High-Density Programmable Logic Device processed in full compliance to MIL-STD-883.  This military grade device contains 144 Registers,48 Universal I/O pins, six Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing  Pool(GRP).  The GRP provides complete interconnectivity between all of these elements. The ispLSI 1024/883 features 5-Volt in-system programmability and in-system diagnostic capabilities. It is the first device which offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 1024/883 device is the Generic Logic Block (GLB). The GLBs are labeled A0,A1 .. C7 (see figure 1).  There are a total of 24 GLBs in the ispLSI 1024/883 device. Each GLB has 18 inputs, a programmable AND/OR/XOR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs.  All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Motors, Solenoids, Driver Boards/Modules
Cables, Wires
Discrete Semiconductor Products
Optoelectronics
Cables, Wires - Management
View more