ispLSI1016E

Features: • HIGH-DENSITY PROGRAMMABLE LOGIC - 2000 PLD Gates - 32 I/O Pins, Four Dedicated Inputs - 96 Registers - High-Speed Global Interconnect - Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc. - Small Logic Block Size for Random Logic• HIGH-PERFORMANCE E2...

product image

ispLSI1016E Picture
SeekIC No. : 004381194 Detail

ispLSI1016E: Features: • HIGH-DENSITY PROGRAMMABLE LOGIC - 2000 PLD Gates - 32 I/O Pins, Four Dedicated Inputs - 96 Registers - High-Speed Global Interconnect - Wide Input Gating for Fast Counters, State M...

floor Price/Ceiling Price

Part Number:
ispLSI1016E
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• HIGH-DENSITY PROGRAMMABLE LOGIC
   - 2000 PLD Gates
   - 32 I/O Pins, Four Dedicated Inputs
   - 96 Registers
   - High-Speed Global Interconnect
   - Wide Input Gating for Fast Counters, State
   Machines, Address Decoders, etc.
   - Small Logic Block Size for Random Logic
• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY
   - fmax = 125 MHz Maximum Operating Frequency
   - tpd = 7.5 ns Propagation Delay
   - TTL Compatible Inputs and Outputs
   - Electrically Erasable and Reprogrammable
   - Non-Volatile
   - 100% Tested at Time of Manufacture
   - Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
   - In-System Programmable (ISP™) 5V Only
   - Increased Manufacturing Yields, Reduced Time-to-
   Market and Improved Product Quality
   - Reprogram Soldered Device for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM
   SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
   OF FIELD PROGRAMMABLE GATE ARRAYS
   - Complete Programmable Device Can Combine Glue
   Logic and Structured Designs
   - Enhanced Pin Locking Capability
   - Three Dedicated Clock Input Pins
   - Synchronous and Asynchronous Clocks
   - Programmable Output Slew Rate Control to
   Minimize Switching Noise
   - Flexible Pin Placement
  - Optimized Global Routing Pool Provides Global
   Interconnectivity
• ispDesignEXPERT™ LOGIC COMPILER AND COMPLETE
   ISP DEVICE DESIGN SYSTEMS FROM HDL
   SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
   - Superior Quality of Results
   - Tightly Integrated with Leading CAE Vendor Tools
   - Productivity Enhancing Timing Analyzer, Explore
   Tools, Timing Simulator and ispANALYZER™
   - PC and UNIX Platforms



Pinout

  Connection Diagram


Specifications

Supply Voltage VCC ........................................ -0.5 to +7.0V
Input Voltage Applied ............................. -2.5 to VCC +1.0V
Off-State Output Voltage Applied ........... -2.5 to VCC +1.0V
Storage Temperature ..................................... -65 to 150
Case Temp. with Power Applied ..................... -55 to 125
Max. Junction Temp. (TJ) with Power Applied ............ 150



Description

The ispLSI 1016E is a High Density Programmable Logic Device containing 96 Registers, 32 Universal I/O pins, four Dedicated Input pins, three Dedicated Clock Input pins, one Global OE input pin and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1016E features 5V in-system programming and in-system diagnostic capabilities. The ispLSI 1016E offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems. A functional superset of the ispLSI 1016 architecture, the ispLSI 1016E device adds a new global output enable pin.

The basic unit of logic on the ispLSI 1016E device is the Generic Logic Block (GLB). The GLBs are labeled A0, A1...B7 (see Figure 1). There are a total of 16 GLBs in the ispLSI 1016E device. Each GLB has 18 inputs, a programmable AND/OR/Exclusive OR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Optoelectronics
Industrial Controls, Meters
Connectors, Interconnects
Crystals and Oscillators
Discrete Semiconductor Products
Transformers
View more