Features: DSP Features:• Dual data fetch• Modulo and Bit-Reversed modes• Two 40-bit wide accumulators with optional saturation logic• 17-bit x 17-bit single-cycle hardware fractional/ integer multiplier• All DSP instructions are single cycle- Multiply-Accumulate (MAC)...
dsPIC30F6013A: Features: DSP Features:• Dual data fetch• Modulo and Bit-Reversed modes• Two 40-bit wide accumulators with optional saturation logic• 17-bit x 17-bit single-cycle hardware fr...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
SpecificationsParameter NameValueArchitecture16-bitCPU Speed (MIPS)30Memory TypeFlashProgram Memor...
US $2.2 - 3.33 / Piece
Digital Signal Processors & Controllers (DSP, DSC) 6KB 256bytes-RAM 30MIPS 21I/O
DSP Features:
• Dual data fetch
• Modulo and Bit-Reversed modes
• Two 40-bit wide accumulators with optional saturation logic
• 17-bit x 17-bit single-cycle hardware fractional/ integer multiplier
• All DSP instructions are single cycle
- Multiply-Accumulate (MAC) operation
• Single-cycle ±16 shift
Peripheral Features:
• High-current sink/source I/O pins: 25 mA/25 mA
• Five 16-bit timers/counters; optionally pair up 16-bit timers into 32-bit timer modules
• 16-bit Capture input functions
• 16-bit Compare/PWM output functions:
• Data Converter Interface (DCI) supports common audio Codec protocols, including I2S and AC'97
• 3-wire SPI™ modules (supports 4 Frame modes)
• I2C™ module supports Multi-Master/Slave mode and 7-bit/10-bit addressing
• Two addressable UART modules with FIFO buffers
• Two CAN bus modules compliant with CAN 2.0B standard
Analog Features:
• 12-bit Analog-to-Digital Converter (ADC) with:
- 200 Ksps conversion rate
- Up to 16 input channels
- Conversion available during Sleep and Idle
• Programmable Low-Voltage Detection (PLVD)
• Programmable Brown-out Detection and Reset generation
Special Microcontroller Features:
• Enhanced Flash program memory:
- 10,000 erase/write cycle (min.) for industrial temperature range, 100K (typical)
• Data EEPROM memory:
- 100,000 erase/write cycle (min.) for industrial temperature range, 1M (typical)
• Self-reprogrammable under software control
• Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
• Flexible Watchdog Timer (WDT) with on-chip low-power RC oscillator for reliable operation
Parameter Name | Value |
Architecture | 16-bit |
CPU Speed (MIPS) | 30 |
Memory Type | Flash |
Program Memory (KB) | 132 |
RAM Bytes | 6,144 |
Temperature Range C | -40 to 125 |
Operating Voltage Range (V) | 2.5 to 5.5 |
I/O Pins | 68 |
Pin Count | 80 |
System Management Features | PBOR, LVD |
Internal Oscillator | 7.37 MHz, 512 kHz |
nanoWatt Features | Fast Wake/Fast Control |
Digital Communication Peripherals | 2-UART, 2-SPI, 1-I2C |
Analog Peripherals | 1-A/D 16x12-bit @ 200(ksps) |
Comparators | 0 |
CAN (#, type) | 2 CAN |
Capture/Compare/PWM Peripherals | 8/8 |
Timers | 5 x 16-bit 2 x 32-bit |
Parallel Port | GPIO |
Hardware RTCC | No |
DMA | 0 |
Absolute Maximum Ratings(†)
Ambient temperature under bias..........................................................-40°C to +125°C
Storage temperature .......................................................................... -65°C to +150°C
Voltage on any pin with respect to VSS (except VDD and MCLR)(1)...-0.3V to (VDD + 0.3V)
Voltage on VDD with respect to VSS ........................................................... -0.3V to +5.5V
Voltage on MCLR with respect to VSS ......................................................... 0V to +13.25V
Maximum current out of VSS pin .............................................................................300 mA
Maximum current into VDD pin(2).............................................................................250 mA
Input clamp current, IIK (VI < 0 or VI > VDD) .........................................................±20 mA
Output clamp current, IOK (VO < 0 or VO > VDD) ...................................................±20 mA
Maximum output current sunk by any I/O pin............................................................25 mA
Maximum output current sourced by any I/O pin .......................................................25 mA
Maximum current sunk by all ports ..........................................................................200 mA
Maximum current sourced by all ports(2)...................................................................200 mA
Note 1: Voltage spikes below VSS at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latchup.
Thus, a series resistor of 50-100 should be used when applying a "low" level to the MCLR/VPP pin, rather than pulling this pin directly to VSS.
2: Maximum allowable current is a function of device maximum power dissipaton. See Table 23-2 for PDMAX.
†NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at those or any other conditions above those
indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for
extended periods may affect device reliability.