Features: Independent registers for A and B busesMultiplexed real-time and stored dataGuaranteed output skewGuaranteed MOS (Multiple Output Switching) SpecificationsOutput switching specified for both 50 pF and 250 pF, and 500 pF loadsGuaranteed simultaneous switching noise level (VOLP/ VOLV) and ...
V320: Features: Independent registers for A and B busesMultiplexed real-time and stored dataGuaranteed output skewGuaranteed MOS (Multiple Output Switching) SpecificationsOutput switching specified for bo...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The V320 is an 8-bit universal bus transceiver designed for high speed interfacing with the VME320 backplane. It has output characteristics optimized for driving large capacitive loads and features modified input levels (VIH/VIL) for increased noise immunity and reduced input skew. The V320 functionality consists of bus transceiver circuits with 3-STATE, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to a high logic level. OE and direction pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or B register or in both. The select controls of V320 can multiplex stored and real time (transparent mode) data. The direction control determines which bus will receive data when the enable control OE is active LOW. In the isolation mode (OE HIGH) A data may be stored in the B register and/or B data may be stored in the A register.