Description
Features:
Minimum Supply Voltage of 0.75 V
Supply Voltage Supervision Range:
-1.2 V, 1.5 V, 1.8 V (TPS3123, TPS3124,TPS3125)
- 3 V (TPS3125 Devices only)
Power-On Reset Generator With Fixed
Delay Time of 180 ms
Manual Reset Input (TPS3123 and TPS3125)
Watchdog Timer Retriggers the RESET Output at VDD VIT
Supply Current of 14 m A (Typ)
SOT235 Package
Temperature Range ...40 to 85
Application
Applications Using Low Voltage DSPs,Microcontrollers or Microprocessors
Wireless Communication Systems
Portable/Battery-Powered Equipment
Programmable Controls
Intelligent Instruments
Industrial Equipment
Notebook/Desktop Computers
Automotive Systems
Specifications
Supply voltage, VDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . 3.6 V
All other pins (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0.3 V to 3.6 V
Maximum low output current, IOL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 mA
Maximum high output current, IOH . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. -5 mA
Input clamp current, IIK (VI < 0 or VI > VDD ) . . . . . . . . . . . . . . . . . . . . .±10 mA
Output clamp current, IOK (VO < 0 or VO > VDD ) . . . . . . . . . . . . . . . . . ±10 mA
Continuous total power dissipation . . . . . . . . . . . . .See Dissipation Rating Table
Operating free-air temperature range, TA 40. . . . . . . . . . . . . . . . .-40 to 85
Storage temperature range, Tstg65. . . . . . . . . . . . . . . . . . . . . . . . -65 to 150
Soldering temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260
Description
The TPS3123, TPS3124, TPS3125 family of ultra-low voltage processor supervisory circuits provides circuit initialization and timing supervision, primarily for DSP and processor-based systems.
During power-on, RESET of TPS3123, TPS3124, TPS3125 is asserted when the supply voltage (VDD) becomes higher than 0.75 V. Thereafter,the supply voltage supervisor monitors VDD and keeps RESET output active as long as VDD remains below the threshold voltage VIT. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time, tdtyp= 180 ms starts after VDD has risen above the threshold voltage VIT .