TH71112

Features: Double superhet architecture for high degree of image rejectionFSK for digital data and FM reception for analog signal transmissionFM/FSK demodulation with phase-coincidence demodulatorLow current consumption in active mode and very low standby currentSwitchable LNA gain for improved dy...

product image

TH71112 Picture
SeekIC No. : 004518566 Detail

TH71112: Features: Double superhet architecture for high degree of image rejectionFSK for digital data and FM reception for analog signal transmissionFM/FSK demodulation with phase-coincidence demodulatorLo...

floor Price/Ceiling Price

Part Number:
TH71112
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/1/12

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

Double superhet architecture for high degree of image rejection
 FSK for digital data and FM reception for analog signal transmission
 FM/FSK demodulation with phase-coincidence demodulator
 Low current consumption in active mode and very low standby current
 Switchable LNA gain for improved dynamic range
 RSSI allows signal strength indication and ASK detection
Surface mount package LQFP32




Pinout

  Connection Diagram


Specifications

Parameter Symbol Condition / Note Min Max Unit
Supply voltage Vcc   0 7.0 V
Input voltage VIN   - 0.3 VCC+0.3 V
Input RF level Pimax no damage   10 dBm
Storage temperature TSTG   -40 +125 °C
Electrostatic discharge ESD

human body model,
MIL STD 833D
method 3015.7, all pins
except OUT_IFA

pin OUT_IFA

 

 

-500

-500

 

 

+500

+250

 

 

V

V




Description

 PLL synthesizer (PLL SYNTH) for generation of the first and second local oscillator signals LO1 and LO2
Parts of the PLL SYNTH are the high-frequency VCO1, the feedback dividers DIV_16 and DIV_2,a phase-frequency detector (PFD) with charge pump (CP) and a crystal-based reference oscillator (RO)
 Low-noise amplifier (LNA) for high-sensitivity RF signal reception
 First mixer (MIX1) for down-conversion of the RF signal to the IF1
 second mixer (MIX2) for down-conversion of the IF1 to the second IF (IF2)
 IF amplifier (IFA) to amplify and limit the IF signal and for RSSI generation
 Phase coincidence demodulator (DEMOD) with third mixer (MIX3) to demodulate the IF signal
 Operational amplifier (OA) for data slicing, filtering and ASK detection
 Bias circuitry for bandgap biasing and circuit shutdown

TH71112




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Soldering, Desoldering, Rework Products
Motors, Solenoids, Driver Boards/Modules
Connectors, Interconnects
Discrete Semiconductor Products
Tapes, Adhesives
803
View more