Features: FT pin for user configurable pipeline or flow-through operation.Fast Access times: - Pipeline 3.8 / 4 / 4.5 ns - Flow-through 9 / 10 / 11ns Single 3.3V +0.3V/-0.165V power supplyCommon data inputs and data outputsIndividual BYTE WRITE ENABLE and GLOBAL WRITE controlThree chip enables ...
T35L3232B: Features: FT pin for user configurable pipeline or flow-through operation.Fast Access times: - Pipeline 3.8 / 4 / 4.5 ns - Flow-through 9 / 10 / 11ns Single 3.3V +0.3V/-0.165V power supplyCommon ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The Taiwan Memory Technology Synchronous Burst RAM T35L3232B family employs high-speed, low power CMOS design using advanced triple-layer polysilicon,double-layer metal technology. Each memory cell T35L3232B consists of four transistors and two high valued resistors.
The T35L3232B SRAM integrates 32,768 x 32 bits SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs of T35L3232B include all addresses, all data inputs, address-pipelining chip enable ( CE ), depth-expansion chip enables (CE2 and CE2), burst control inputs (ADSC , ADSP , and ADV ), write enables (BW1 , BW2 , BW3 , BW4 , and BWE ), and global write (GW ).
Asynchronous inputs of T35L3232B include the output enable (OE ), Snooze enable (ZZ) and burst mode control (MODE). The data outputs (Q), enabled by OE , are also asynchronous.
Addresses and chip of T35L3232B enables are registered with either address status processor (ADSP ) or address status controller (ADSC ) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV ).
Address and write controls of T35L3232B are registered on-chip to initiate self-timed WRITE cycle. WRITE cycles can be one to four bytes wide as controlled by the write control inputs. Individual byte write allows individual byte to be written. BW1 controls DQ1-DQ8. BW2 controls DQ9-DQ16. BW3 controls DQ17-DQ 24. BW4 controls DQ25-DQ32. BW1 , BW2 , BW3 , and BW4 can be active only with BWE being LOW. GW being LOW causes all bytes to be written. WRITE pass-through capability allows written data available at the output for the immediately next READ cycle. T35L3232B also incorporates pipelined enable circuit for easy depth expansion without penalizing system performance.