PinoutSpecifications Symbol Parameter Value Unit VCC Logic Supply Voltage (See Note 2) 7 V VI Logic Input Voltage Range -0.3 to 7 V VDS Power DMOS Drain to Source Voltage (See Note 2) 50 V IDS Continuous Source to Drain Diode Anode Current...
STPIC6A259: PinoutSpecifications Symbol Parameter Value Unit VCC Logic Supply Voltage (See Note 2) 7 V VI Logic Input Voltage Range -0.3 to 7 V VDS Power DMOS Drai...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Parameter |
Value |
Unit |
VCC |
Logic Supply Voltage (See Note 2) |
7 |
V |
VI |
Logic Input Voltage Range |
-0.3 to 7 |
V |
VDS |
Power DMOS Drain to Source Voltage (See Note 2) |
50 |
V |
IDS |
Continuous Source to Drain Diode Anode Current |
1 |
A |
IDS |
Pulsed Source to Drain Diode Anode Current (See Note 3) |
2 |
A |
ID |
Pulsed Drain Current, Each Output, All Output ON (TC=25°C) |
1.1 |
A |
ID |
Continuous Current, Each Output, All Output ON (TC=25°C) |
350 |
mA |
ID |
Peak Drain Current Single Output (TC=25°C) (See Note 3) |
1.1 |
A |
EAS |
Single Pulse Avalanche Energy (See Note 6) |
75 |
mJ |
IAS |
Avalanche Current (See Note 4) |
600 |
mA |
Pd |
Continuous total dissipation (TC 25°C) |
1750 |
mW |
Pd |
Continuous total dissipation (TC = 125°C) |
350 |
mW |
TJ |
Operating Virtual Junction Temperature Range |
-40 to +150 |
°C |
TC |
Operating Case Temperature Range |
-40 to +125 |
°C |
TSTG |
Storage Temperature Range |
-65 to +150 |
°C |
TL |
Lead Temperature 1.6mm (1/16inch) from case for 10 seconds |
260 |
°C |
This STPIC6A259 power logic 8-bit addressable latch controls open-drain DMOS transistor outputs and is designed for general-purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and decoders or demultiplexers. This is a multifunctional device capable of operating as eight addressable latches or an 8-line demultiplexer with active-low DMOS outputs. Each open-drain DMOS transistor features an independent chopping current-limiting circuit to prevent damage in the case of a short circuit. Four distinct modes of operation are selectable by controlling the clear (CLR) and enable (G) inputs and enumerated in the function table. In the addressable-latch mode, data at the data-in (D) terminal is written into the addressed latch. The addressed STPIC6A259 DMOS-transistor output inverts the data input with all unadressed DMOS-transistor output remaining in their previuous state. In the MOS-transistor outputs remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneus data in the latch, enable G should be held high (inactive) while the address lines are changing. In the 8-line demoultiplexing mode, the addressed output is inverted with respectto the D input and all other output are high. In the clear mode, all outputs are high and unaffected by the address and data inputs.
Separate power ground (PGND) and logic ground (LGND) terminals are providied to facilitate maximum system flexibility. All STPIC6A259 PGND terminals are interally connected, and each pGND terminal must be externally connected to the power system ground in order to minimize parasitic impedance. A single-point connection between LGND and PGND must be made externally in a manner that reduces crosstalk between the logi and load circuits.
The STPIC6A259 is offered in a termally enhanced SO-24 package. The STPIC6A259 is characterized for operation over the operating case temperature range -40°C to 125°C.