Features: · Complex Number (16 + 16) X (16 + 16) Multiplication· Full 32 bit Result· 20MHz Clock Rate· Block Floating Point FFT Butterfly Support· -1 times -1 Trap· Two's Complement Fractional Arithmetic· TTL Compatible I/O· Complex Conjugation· 2 Cycle Fall Through· 144 pin PGA or QFP p...
PDSP16116MC: Features: · Complex Number (16 + 16) X (16 + 16) Multiplication· Full 32 bit Result· 20MHz Clock Rate· Block Floating Point FFT Butterfly Support· -1 times -1 Trap· Two's Complement Fractional...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: · 16-bit, 32 instruction 10MHz ALU· 16-bit, 10MHz Logical, Arithmetic or Barrel Shifter·...
The PDSP16116MC will multiply two complex (16 + 16) bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
The PDSP16116MC contains four 16 x 16 Array Multipliers, two 32 bit Adder/Subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications. In combination with a PDSP16318, the PDSP16116A forms a two chip 10MHz Complex Multiplier Accumulator with 20 bit accumulator registers and output shifters. The PDSP16116MC in combination with two PDSP16318s and two PDSP1601s forms a complete 10MHz Radix 2 DIT FFT Butterfly solution which fully supports Block Floating Point Arithmetic. The PDSP16116MC has an extremely high throughput that is suited to recursive algorithms as all calculations are performed with a single pipeline delay (two cycle fall-through).